Zenode.ai Logo
Beta
64 LFCSP
Integrated Circuits (ICs)

AD9262BCPZRL7-5

Active
Analog Devices

16-BIT, 2.5 MHZ/5 MHZ/10 MHZ, 30 MSPS TO 160 MSPS DUAL CONTINUOUS TIME SIGMA-DELTA ADC

Deep-Dive with AI

Search across all available documentation for this part.

64 LFCSP
Integrated Circuits (ICs)

AD9262BCPZRL7-5

Active
Analog Devices

16-BIT, 2.5 MHZ/5 MHZ/10 MHZ, 30 MSPS TO 160 MSPS DUAL CONTINUOUS TIME SIGMA-DELTA ADC

Deep-Dive with AI

Technical Specifications

Parameters and characteristics for this part

SpecificationAD9262BCPZRL7-5
ArchitectureSigma-Delta
ConfigurationADC
Data InterfaceParallel
FeaturesSimultaneous Sampling
Input TypeDifferential
Mounting TypeSurface Mount
Number of A/D Converters2
Number of Bits16
Number of Inputs2
Operating Temperature [Max]85 °C
Operating Temperature [Min]-40 °C
Package / Case64-VFQFN Exposed Pad, CSP
Reference TypeInternal
Sampling Rate (Per Second)160M
Supplier Device Package64-LFCSP-VQ (9x9)
Voltage - Supply, Analog [Max]1.9 V
Voltage - Supply, Analog [Min]1.7 V
Voltage - Supply, Digital [Max]1.9 V
Voltage - Supply, Digital [Min]1.7 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyTape & Reel (TR) 750$ 63.98

Description

General part information

AD9262 Series

The AD9262 is a dual, 16-bit analog-to-digital converter (ADC) based on a continuous time sigma-delta (Σ-Δ) architecture that achieves -87 dB of dynamic range over a 10 MHz input bandwidth.The integrated features and characteristics unique to the continuous time Σ-Δ architecture significantly simplify its use and minimize the need for external components.The AD9262 has a resistive input impedance that significantly relaxes the requirements of the driver amplifier. In addition, a 32× oversampled fifth-order continuous time loop filter significantly attenuates out of band signals and aliases, reducing the need for external filters at the input.An external clock input or the integrated integer-N PLL provides the 640 MHz internal clock needed for the oversampled continuous time Σ-Δ modulator. On-chip decimation filters and sample rate converters reduce the modulator data rate from 640 MSPS to a user-defined output data rate between 30 MSPS to 160 MSPS, enabling a more efficient and direct interface.The AD9262 incorporates an integrated dc correction and quadrature estimation block that corrects for gain and phase mismatch between the two channels. This functional block proves invaluable in complex signal processing applications such as direct conversion receivers.The digital output data is presented in offset binary, Gray code, or twos complement format. A data clock output (DCO) is provided to ensure proper timing with the receiving logic. The AD9262 has the added feature of interleaving Channel A and Channel B data onto one 16-bit bus, simplifying on-board routing.The ADC is available in three different bandwidth options of 2.5 MHz, 5 MHz, and 10 MHz, and operates on a 1.8 V analog supply and a 1.8 V to 3.3 V digital supply, consuming 600 mW. The AD9262 is available in a 64-lead LFCSP and is specified over the industrial temperature range (−40°C to +85°C).PRODUCT HIGHLIGHTSContinuous time Σ-Δ architecture efficiently achieves high dynamic range and wide bandwidth.Passive input structure reduces or eliminates the requirements for a driver amplifier.An oversampling ratio of 32× and high order loop filter provide excellent alias rejection reducing or eliminating the need for antialiasing filters.An integrated decimation filter, sample rate converter, PLL clock multiplier, and voltage reference provide ease of use.Integrated dc correction and quadrature error correction.Operates from a single 1.8 V analog power supply and 1.8 V to 3.3 V output supply.APPLICATIONSBaseband quadrature receivers: CDMA2000, WCDMA, multicarrier GSM/EDGE, 802.16x, and LTEQuadrature sampling instrumentationMedical equipmentRadio detection and ranging (RADAR)