Zenode.ai Logo
Beta
WQFN (BQB)
Uncategorized

CLV8T596QWBQBRQ1

Active
Texas Instruments

AUTOMOTIVE EIGHT-BIT VOLTAGE TRANSLATING SHIFT REGISTERS

Deep-Dive with AI

Search across all available documentation for this part.

WQFN (BQB)
Uncategorized

CLV8T596QWBQBRQ1

Active
Texas Instruments

AUTOMOTIVE EIGHT-BIT VOLTAGE TRANSLATING SHIFT REGISTERS

Technical Specifications

Parameters and characteristics for this part

SpecificationCLV8T596QWBQBRQ1
null

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
Texas InstrumentsLARGE T&R 1$ 0.79
100$ 0.61
250$ 0.45
1000$ 0.32

Description

General part information

SN74LV8T596-Q1 Series

The SN74LV8T596-Q1 device contains an 8-bit, serial-in, parallel-out shift register that feeds an 8-bit D-type storage register. All inputs include Schmitt-triggers, eliminating any erroneous data outputs due to slow-edged or noisy input signals. The storage register has parallel open-drain outputs. Separate clocks are provided for both the shift and storage register. The shift register has a direct overriding clear (SRCLR) input, serial (SER) input, and a serial output (QH’) for cascading. When the output-enable (OE) input is high, the outputs are in a high impedance state. The operation of the OE input does not impact the internal register data

The input is designed with a reduced threshold circuit to support up translation when the supply voltage is larger than the input voltage. Additionally, the 5V tolerant input pins enable down translation when the input voltage is larger than the supply voltage. The output level is always referenced to the supply voltage (VCC) and supports 1.8V, 2.5V, 3.3V, and 5V CMOS levels.

The SN74LV8T596-Q1 device contains an 8-bit, serial-in, parallel-out shift register that feeds an 8-bit D-type storage register. All inputs include Schmitt-triggers, eliminating any erroneous data outputs due to slow-edged or noisy input signals. The storage register has parallel open-drain outputs. Separate clocks are provided for both the shift and storage register. The shift register has a direct overriding clear (SRCLR) input, serial (SER) input, and a serial output (QH’) for cascading. When the output-enable (OE) input is high, the outputs are in a high impedance state. The operation of the OE input does not impact the internal register data