
HMC955LC4BTR
Obsolete32 GBPS, 1:2 DEMUX WITH PROGRAMMABLE OUTPUT VOLTAGE
Deep-Dive with AI
Search across all available documentation for this part.

HMC955LC4BTR
Obsolete32 GBPS, 1:2 DEMUX WITH PROGRAMMABLE OUTPUT VOLTAGE
Technical Specifications
Parameters and characteristics for this part
| Specification | HMC955LC4BTR |
|---|---|
| Applications | Telecommunications |
| Features | Programmable Output |
| Mounting Type | Surface Mount |
| Multiplexer/Demultiplexer Circuit | 2:1 |
| Number of Channels | 1 |
| Operating Temperature [Max] | 85 °C |
| Operating Temperature [Min] | -40 °C |
| Package / Case | 24-TFCQFN Exposed Pad |
| Supplier Device Package | 24-CSMT (4x4) |
| Voltage - Supply, Single (V+) [Max] | 3.6 V |
| Voltage - Supply, Single (V+) [Min] | 3 V |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
| Distributor | Package | Quantity | $ | |
|---|---|---|---|---|
Description
General part information
HMC955 Series
The HMC955LC4B is a 1 to 2 Demux designed to support data transmission rates up to 32 Gbps. The demux uses both rising and falling edges of the half-rate clock to sample the data in sequence 01-02 and latches the data on the rising edge into the differential outputs. The demux also has high-speed clock synchronous invert input that allows for scrambling of the data. The HMC955LC4B also features an output level control pin, VR, which allows for loss compensation or for signal level optimization.All differential inputs to the HMC955LC4B are CML and terminated on-chip with 50 Ohms to the positive supply, GND, and may be AC or DC coupled. The differential CML outputs are source terminated to 50 Ohms and may also be AC or DC coupled. Outputs can be connected directly to a 50 Ohm ground-terminated system or drive devices with CML logic input. The HMC955LC4B operates from a single -3.3 V supply and is available in a ceramic ROHS-compliant 4x4 mm SMT package.APPLICATIONSSONET OC-192Broadband Test & Measurement EquipmentFPGA Interfacing Circuitry16 G and 32 G Fiber Channel100 Gbit EthernetADC Encoder
Documents
Technical documentation and resources