
74HC191D,653
ActiveCOUNTER, PRESETTABLE BINARY, SYNCHRONOUS, UP / DOWN, 74HC, 39 MHZ, MAX COUNT 15, 2 V TO 6 V, 16 PINS… MORE
Deep-Dive with AI
Search across all available documentation for this part.

74HC191D,653
ActiveCOUNTER, PRESETTABLE BINARY, SYNCHRONOUS, UP / DOWN, 74HC, 39 MHZ, MAX COUNT 15, 2 V TO 6 V, 16 PINS… MORE
Deep-Dive with AI
Technical Specifications
Parameters and characteristics for this part
| Specification | 74HC191D,653 |
|---|---|
| Count Rate | 39 MHz |
| Direction | Up, Down |
| Logic Type | Binary Counter |
| Mounting Type | Surface Mount |
| Number of Bits per Element | 4 |
| Number of Elements | 1 |
| Operating Temperature [Max] | 125 °C |
| Operating Temperature [Min] | -40 °C |
| Package / Case | 16-SOIC |
| Package / Case [x] | 0.154 in |
| Package / Case [y] | 3.9 mm |
| Reset | Asynchronous |
| Supplier Device Package | 16-SO |
| Timing | Synchronous |
| Trigger Type | Positive Edge |
| Voltage - Supply [Max] | 6 V |
| Voltage - Supply [Min] | 2 V |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
| Distributor | Package | Quantity | $ | |
|---|---|---|---|---|
| Digikey | Cut Tape (CT) | 1 | $ 0.77 | |
| 10 | $ 0.68 | |||
| 25 | $ 0.64 | |||
| 100 | $ 0.52 | |||
| 250 | $ 0.48 | |||
| 500 | $ 0.41 | |||
| 1000 | $ 0.33 | |||
| Digi-Reel® | 1 | $ 0.77 | ||
| 10 | $ 0.68 | |||
| 25 | $ 0.64 | |||
| 100 | $ 0.52 | |||
| 250 | $ 0.48 | |||
| 500 | $ 0.41 | |||
| 1000 | $ 0.33 | |||
| Tape & Reel (TR) | 2500 | $ 0.20 | ||
Description
General part information
74HC191D Series
The 74HC191 is an asynchronously presettable 4-bit binary up/down counter. It contains four master/slave flip-flops with internal gating and steering logic to provide asynchronous preset and synchronous count-up and count-down operation. Asynchronous parallel load capability permits the counter to be preset to any desired value. Information present on the parallel data inputs (D0 to D3) is loaded into the counter and appears on the outputs when the parallel load (PL) input is LOW. This operation overrides the counting function. Counting is inhibited by a HIGH level on the count enable (CE) input. WhenCEis LOW internal state changes are initiated synchronously by the LOW-to-HIGH transition of the clock input. The up/down (U/D) input signal determines the direction of counting as indicated in the function table. TheCEinput may go LOW when the clock is in either state, however, the LOW-to-HIGHCEtransition must occur only when the clock is HIGH. Also, theU/D input should be changed only when eitherCEor CP is HIGH. Overflow/underflow indications are provided by two types of outputs, the terminal count (TC) and ripple clock (RC). The TC output is normally LOW and goes HIGH when a circuit reaches zero in the count-down mode or reaches '15' in the count-up-mode. The TC output will remain HIGH until a state change occurs, either by counting or presetting, or untilU/D is changed. Do not use the TC output as a clock signal because it is subject to decoding spikes. The TC signal is used internally to enable theRCoutput. When TC is HIGH andCEis LOW, theRCoutput follows the clock pulse (CP). This feature simplifies the design of multistage counters as shown in Figure 1 and Figure 2. In Figure 1, eachRCoutput is used as the clock input to the next higher stage. It is only necessary to inhibit the first stage to prevent counting in all stages, since a HIGH onCEinhibits theRCoutput pulse. The timing skew between state changes in the first and last stages is represented by the cumulative delay of the clock as it ripples through the preceding stages. This can be a disadvantage of this configuration in some applications. Figure 2 shows a method of causing state changes to occur simultaneously in all stages. TheRCoutputs propagate the carry/borrow signals in ripple fashion and all clock inputs are driven in parallel. In this configuration the duration of the clock LOW state must be long enough to allow the negative-going edge of the carry/borrow signal to ripple through to the last stage before the clock goes HIGH. Since theRCoutput of any package goes HIGH shortly after its CP input goes HIGH there is no such restriction on the HIGH-state duration of the clock. In Figure 3, the configuration shown avoids ripple delays and their associated restrictions. Combining the TC signals from all the preceding stages forms theCEinput for a given stage. An enable must be included in each carry gate in order to inhibit counting. The TC output of a given stage it not affected by its ownCEsignal therefore the simple inhibit scheme of Figure 1 and Figure 2 does not apply. Inputs include clamp diodes. This enables the use of current limiting resistors to interface inputs to voltages in excess of VCC.
Documents
Technical documentation and resources