Zenode.ai Logo
Beta
16-TSSOP
Integrated Circuits (ICs)

SN74AHCT138QPWRQ1

Obsolete
Texas Instruments

AUTOMOTIVE CATALOG 3-LINE TO 8-LINE DECODERS/DEMULTIPLEXERS

Deep-Dive with AI

Search across all available documentation for this part.

16-TSSOP
Integrated Circuits (ICs)

SN74AHCT138QPWRQ1

Obsolete
Texas Instruments

AUTOMOTIVE CATALOG 3-LINE TO 8-LINE DECODERS/DEMULTIPLEXERS

Technical Specifications

Parameters and characteristics for this part

SpecificationSN74AHCT138QPWRQ1
Circuit1 x 3:8
Current - Output High, Low [custom]8 mA
Current - Output High, Low [custom]8 mA
GradeAutomotive
Independent Circuits1
Mounting TypeSurface Mount
Operating Temperature [Max]125 °C
Operating Temperature [Min]-40 °C
Package / Case16-TSSOP
Package / Case [x]0.173 in
Package / Case [y]4.4 mm
QualificationAEC-Q100
Supplier Device Package16-TSSOP
TypeDecoder/Demultiplexer
Voltage - Supply [Max]5.5 V
Voltage - Supply [Min]4.5 V
Voltage Supply SourceSingle Supply

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
Texas InstrumentsLARGE T&R 1$ 0.51
100$ 0.34
250$ 0.27
1000$ 0.18

Description

General part information

SN74AHCT138Q-Q1 Series

The SN74AHCT138 3-line to 8-line decoder/demultiplexer is designed to be used in high-performance memory-decoding and data-routing applications that require very short propagation-delay times. In high-performance memory systems, this decoder can be used to minimize the effects of system decoding. When employed with high-speed memories utilizing a fast enable circuit, the delay times of this decoder and the enable time of the memory usually are less than the typical access time of the memory. This means that the effective system delay introduced by the decoder is negligible.

The conditions at the binary-select inputs and the three enable inputs select one of eight output lines. Two active-low and one active-high enable inputs reduce the need for external gates or inverters when expanding. A 24-line decoder can be implemented without external inverters and a 32-line decoder requires only one inverter. An enable input can be used as a data input for demultiplexing applications.

The SN74AHCT138 3-line to 8-line decoder/demultiplexer is designed to be used in high-performance memory-decoding and data-routing applications that require very short propagation-delay times. In high-performance memory systems, this decoder can be used to minimize the effects of system decoding. When employed with high-speed memories utilizing a fast enable circuit, the delay times of this decoder and the enable time of the memory usually are less than the typical access time of the memory. This means that the effective system delay introduced by the decoder is negligible.