Zenode.ai Logo
Beta
Texas Instruments-LMV614MAX/NOPB Operational Amplifiers - Op Amps Op Amp Quad Low Power Amplifier R-R I/O 5.5V 14-Pin SOIC T/R
Integrated Circuits (ICs)

SN74HCS264DR

Active
Texas Instruments

SHIFT REGISTER SINGLE 8-BIT SERIAL TO PARALLEL 14-PIN SOIC T/R

Deep-Dive with AI

Search across all available documentation for this part.

Texas Instruments-LMV614MAX/NOPB Operational Amplifiers - Op Amps Op Amp Quad Low Power Amplifier R-R I/O 5.5V 14-Pin SOIC T/R
Integrated Circuits (ICs)

SN74HCS264DR

Active
Texas Instruments

SHIFT REGISTER SINGLE 8-BIT SERIAL TO PARALLEL 14-PIN SOIC T/R

Technical Specifications

Parameters and characteristics for this part

SpecificationSN74HCS264DR
FunctionSerial to Parallel
Logic TypeShift Register
Mounting TypeSurface Mount
Number of Bits per Element8
Number of Elements1
Operating Temperature [Max]125 °C
Operating Temperature [Min]-40 °C
Output TypePush-Pull
Package / Case14-SOIC
Package / Case [x]0.154 in
Package / Case [y]3.9 mm
Voltage - Supply [Max]6 V
Voltage - Supply [Min]2 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyCut Tape (CT) 1$ 0.35
10$ 0.28
25$ 0.26
100$ 0.19
250$ 0.18
500$ 0.15
1000$ 0.11
Digi-Reel® 1$ 0.35
10$ 0.28
25$ 0.26
100$ 0.19
250$ 0.18
500$ 0.15
1000$ 0.11
Tape & Reel (TR) 2500$ 0.07
Texas InstrumentsLARGE T&R 1$ 0.17
100$ 0.12
250$ 0.09
1000$ 0.06

Description

General part information

SN74HCS264-Q1 Series

The SN74HCS264 device contains an 8-bit shift register with AND-gated serial inputs and an asynchronous clear (CLR) input. Data at the serial inputs can be changed while CLK is high or low, provided the minimum setup time requirements are met. All inputs include Schmitt-trigger architecture, adding noise margin and eliminating any input transition rate requirement. Clocking occurs on the low-to-high-level transition of CLK.

Upon a clock trigger, the device will store the result of the (A ● B) input data line in the first register and propagate each register’s data to the next register. The outputs are inverted from the data stored.

The SN74HCS264 device contains an 8-bit shift register with AND-gated serial inputs and an asynchronous clear (CLR) input. Data at the serial inputs can be changed while CLK is high or low, provided the minimum setup time requirements are met. All inputs include Schmitt-trigger architecture, adding noise margin and eliminating any input transition rate requirement. Clocking occurs on the low-to-high-level transition of CLK.