
AD9515BCPZ-REEL7
Active1.6 GHZCLOCK DISTRIBUTION IC, DIVIDERS, DELAY ADJUST, TWO OUTPUTS
Deep-Dive with AI
Search across all available documentation for this part.

AD9515BCPZ-REEL7
Active1.6 GHZCLOCK DISTRIBUTION IC, DIVIDERS, DELAY ADJUST, TWO OUTPUTS
Deep-Dive with AI
Technical Specifications
Parameters and characteristics for this part
| Specification | AD9515BCPZ-REEL7 |
|---|---|
| Differential - Input:Output [custom] | True |
| Differential - Input:Output [custom] | True |
| Frequency - Max [Max] | 1.6 GHz |
| Input | Clock |
| Mounting Type | Surface Mount |
| Number of Circuits | 1 |
| Operating Temperature [Max] | 85 °C |
| Operating Temperature [Min] | -40 °C |
| Package / Case | 32-VFQFN Exposed Pad, CSP |
| Ratio - Input:Output [custom] | 1:2 |
| Supplier Device Package | 32-LFCSP-VQ (5x5) |
| Type | Divider, Fanout Buffer (Distribution) |
| Voltage - Supply [Max] | 3.465 V |
| Voltage - Supply [Min] | 3.135 V |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
| Distributor | Package | Quantity | $ | |
|---|---|---|---|---|
| Digikey | Cut Tape (CT) | 1 | $ 15.52 | |
| 10 | $ 10.84 | |||
| 25 | $ 9.62 | |||
| 100 | $ 8.24 | |||
| 250 | $ 8.22 | |||
| Digi-Reel® | 1 | $ 15.52 | ||
| 10 | $ 10.84 | |||
| 25 | $ 9.62 | |||
| 100 | $ 8.24 | |||
| 250 | $ 8.22 | |||
| Tape & Reel (TR) | 1500 | $ 8.22 | ||
Description
General part information
AD9515 Series
The AD9515 features a two-output clock distribution IC in a design that emphasizes low jitter and phase noise to maximize data converter performance. Other applications with demanding phase noise and jitter requirements also benefit from this part.There are two independent clock outputs. One output is LVPECL, while the other output can be set to either LVDS or CMOS levels. The LVPECL output operates to 1.6 GHz. The other output operates to 800 MHz in LVDS mode and to 250 MHz in CMOS mode.Each output has a programmable divider that can be set to divide by a selected set of integers ranging from 1 to 32. The phase of one clock output relative to the other clock output can be set by means of a divider phase select function that serves as a coarse timing adjustment.The LVDS/CMOS output features a delay element with three selectable full-scale delay values (1.5 ns, 5 ns, and 10 ns), each with 16 steps of fine adjustment.The AD9515 does not require an external controller for operation or setup. The device is programmed by means of 11 pins (S0 to S10) using 4-level logic. The programming pins are internally biased to ⅓ VS. The VREF pin provides a level of ⅔ VS. VS(3.3 V) and GND (0 V) provide the other two logic levels.The AD9515 is ideally suited for data converter clocking applications where maximum converter performance is achieved by encode signals with subpicosecond jitter.The AD9515 is available in a 32-lead LFCSP and operates from a single 3.3 V supply. The temperature range is −40°C to +85°C.APPLICATIONSLow jitter, low phase noise clock distributionClocking high speed ADCs, DACs, DDSs, DDCs, DUCs, MxFEsHigh performance wireless transceiversHigh performance instrumentationBroadband infrastructureATE
Documents
Technical documentation and resources