Zenode.ai Logo
Beta
8-TSSOP, 8-MSOP
Integrated Circuits (ICs)

CLVC2G74QDCURG4Q1

Active
Texas Instruments

AUTOMOTIVE CATALOG SINGLE POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH CLEAR AND PRESET

8-TSSOP, 8-MSOP
Integrated Circuits (ICs)

CLVC2G74QDCURG4Q1

Active
Texas Instruments

AUTOMOTIVE CATALOG SINGLE POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH CLEAR AND PRESET

Technical Specifications

Parameters and characteristics for this part

SpecificationCLVC2G74QDCURG4Q1
Clock Frequency140 MHz
Current - Output High, Low24 mA
Current - Quiescent (Iq)10 µA
FunctionReset, Set(Preset)
GradeAutomotive
Input Capacitance5 pF
Max Propagation Delay @ V, Max CL5.1 ns
Mounting TypeSurface Mount
Number of Bits per Element1
Number of Elements1
Operating Temperature [Max]125 °C
Operating Temperature [Min]-40 °C
Output TypeComplementary
Package / Case8-VFSOP
Package / Case [y]2.3 mm
Package / Case [y]0.091 in
QualificationAEC-Q100
Trigger TypePositive Edge
TypeD-Type
Voltage - Supply [Max]5.5 V
Voltage - Supply [Min]1.65 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyCut Tape (CT) 1$ 0.90
10$ 0.79
25$ 0.74
100$ 0.61
250$ 0.56
500$ 0.48
1000$ 0.38
Digi-Reel® 1$ 0.90
10$ 0.79
25$ 0.74
100$ 0.61
250$ 0.56
500$ 0.48
1000$ 0.38
Tape & Reel (TR) 3000$ 0.37
6000$ 0.34
9000$ 0.33
15000$ 0.32
21000$ 0.31
30000$ 0.30
Texas InstrumentsLARGE T&R 1$ 0.68
100$ 0.46
250$ 0.36
1000$ 0.24

Description

General part information

SN74LVC2G74-Q1 Series

This single positive-edge-triggered D-type flip-flop is designed for 1.65-V to 5.5-V VCCoperation.

A low level at the preset (PRE) or clear (CLR) input sets or resets the outputs, regardless of the levels of the other inputs. WhenPREandCLRare inactive (high), data at the data (D) input meeting the setup time requirements is transferred to the outputs on the positive-going edge of the clock pulse. Clock triggering occurs at a voltage level and is not related directly to the rise time of the clock pulse. Following the hold-time interval, data at the D input can be changed without affecting the levels at the outputs.

This device is fully specified for partial-power-down applications using Ioff. The Ioffcircuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.