Zenode.ai Logo
Beta
196 CSPBGA
Integrated Circuits (ICs)

ADSP-21479KBCZ-2A

Active
Analog Devices

HIGH PERFORMANCE FOURTH GENERATION DSP

Deep-Dive with AI

Search across all available documentation for this part.

196 CSPBGA
Integrated Circuits (ICs)

ADSP-21479KBCZ-2A

Active
Analog Devices

HIGH PERFORMANCE FOURTH GENERATION DSP

Technical Specifications

Parameters and characteristics for this part

SpecificationADSP-21479KBCZ-2A
Clock Rate266 MHz
InterfaceEBI/EMI, DPI, SPI, SPORT, DAI, I2C, UART/USART
Mounting TypeSurface Mount
Non-Volatile Memory4 Mbit
Non-Volatile MemoryROM
On-Chip RAM [custom]5 Mbit
Operating Temperature [Max]70 °C
Operating Temperature [Min]0 °C
Package / CaseCSPBGA, 196-LFBGA
Supplier Device Package196-CSPBGA (12x12)
TypeFloating Point
Voltage - Core1.2 V
Voltage - I/O3.3 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyTray 1$ 25.20
10$ 20.99
37$ 19.23
111$ 18.10
259$ 17.42
518$ 16.97

Description

General part information

ADSP-21479 Series

The fourth generation ofSHARC®Processorsnow includes the low power floating point DSP products – theADSP-21478and ADSP-21479 and offers increased performance, hardware-based filter accelerators, audio and application-focused peripherals, and new memory configurations capable of supporting a single chip solution. All devices are pin-compatible with each other and completely code-compatible with all prior SHARC Processors. These newest members of the fourth generation SHARC Processor family are based on a single-instruction, multiple-data (SIMD) core, which supports both 32-bit fixed-point and 32-/40-bit floating-point arithmetic formats and their low power make them particularly suitable for battery powered applications or where a higher ambient operating temperature is required.The ADSP-21479 offers a very low power and high performance – 266 MHz/1596 MFLOPs – in a BGA and LQFP package within the fourth generation SHARC Processor family. This feature of power makes the ADSP-21479 particularly well suited to address the automotive audio and many industrial control segments where low power is a requirement. In addition to its high core performance, the ADSP-21479 includes additional processing blocks such as FIR, IIR, and FFT accelerators to increase the total performance of the system. There is a new feature called Variable Instruction Set Architecture (VISA) that allows the code size to be decreased by 20% to 30% and increase the memory size availability. The fourth generation DSP allows the ability to connect to external memory by providing a glueless interface to 16-bit wide SDR SDRAMs.Fourth-generation SHARC Processors also integrate application-specific peripherals designed to simplify hardware design, minimize design risks, and ultimately reduce time to market. Grouped together, and broadly named the Digital Applications Interface (DAI), these functional blocks may be connected to each other or to external pins via the software-programmable Signal Routing Unit (SRU). The SRU is an innovative architectural feature that enables complete and flexible routing amongst DAI blocks. Peripherals connected through the SRU include but are not limited to serial ports, SPI ports, S/PDIF Tx/Rx, and an 8-Channel asynchronous sample rate converter block. The fourth generation SHARC allows data from the serial ports to be directly transferred to external memory by the DMA controller. Other peripherals such as UART and Two-Wire Interface are routed through a Digital Peripheral Interface (DPI).

Documents

Technical documentation and resources

Datasheet

Datasheet

Antialiasing Filtering Considerations for High Precision SAR Analog-to-Digital Converters

Related Document

An Almost Pure DDS Sine Wave Tone Generator

Related Document

VisualDSP++®5.0 Run-Time Library Manual for SHARC®Processors (Rev.1.5)

Software Manual

EE-267: Implementing In-Place FFTs on SISD and SIMD SHARC® Processors (Rev.1)

Application Note

ADSP-21479 EZ-KIT Lite®Evaluation System Manual (Rev.1.1)

User Guide

EE-355: Expert In-Circuit FLASH Programmer for SHARC® Processors (Rev.1)

Application Note

ADSP-214xx SHARC®Processor Hardware Reference (Rev.1.1)

Processor Manual

EE-322: Expert Code Generator for SHARC® Processors (Rev.5)

Application Note

EE-189: Link Port Tips & Tricks For ADSP-2106x & ADSP-2116x SHARC® DSPs

Application Note

VisualDSP++®5.0 Licensing Guide (Rev.1.4)

Software Manual

Blackfin®/SHARC®USB EZ-Extender®Manual (Rev.1.1)

User Guide

ICE-100B Emulator User’s Guide (Rev.1.1)

Emulator Manual

VisualDSP++®5.0 Kernel (VDK) Users Guide (Rev.3.5)

Software Manual

VisualDSP++®5.0 Quick Installation Reference Card (Rev.3.1)

Software Manual

EE-232: Configuring the Signal Routing Unit of ADSP-2126x SHARC® DSPs (Rev.1)

Application Note

VisualDSP++®5.0 Users Guide (Rev.3.0)

Software Manual

EE-261: Understanding Jitter Requirements of PLL-Based Processors (Rev.1)

Application Note

ICE-1000/ICE-2000 Emulator User’s Guide (Rev.1.2)

Emulator Manual

SHARC®USB EZ-Extender®Manual (Rev.2.1)

User Guide

SHARC®EZ-Extender®Manual (Rev.3.1)

User Guide

EE-323: Implementing Dynamically Loaded Software Modules (Rev.1)

Application Note

EE-340: Connecting SHARC®and Blackfin®Processors over SPI (Rev.1)

Application Note

EE-69: Understanding and Using Linker Description Files on SHARC Processors (Rev.2)

Application Note

VisualDSP++®5.0 Linker and Utilities Manual (Rev.3.5)

Software Manual

EE-264: Interfacing MultiMediaCard™ with ADSP-2126x SHARC® Processors (Rev.1)

Application Note

SHARC®Audio EZ-Extender®Manual (Rev.1.1)

User Guide

EE-332: Cycle Counting and Profiling (Rev.2)

Application Note

VisualDSP++®5.0 Getting Started Guide (Rev.3.0)

Software Manual

EE-253: Power Bypass Decoupling of SHARC® Processors (Rev.1)

Application Note

EE-104: Setting Up Streams with the VisualDSP Debugger

Application Note

VisualDSP++®5.0 C/C++ Compiler Manual for SHARC®Processors (Rev.1.5)

Software Manual

EE-260: Interfacing AD7865 Parallel ADCs to ADSP-2136x SHARC® Processors (Rev.1)

Application Note

EE-270: Extended-Precision Fixed-Point Arithmetic on SIMD SHARC® Processors (Rev.1)

Application Note

Package Drawing - 196-Ball CSPBGA (12mm x 12mm x 1.41mm)

Package Drawing

VisualDSP++®5.0 Loader and Utilities Manual (Rev.2.5)

Software Manual

EE-290: Managing the Core PLL on SHARC® Processors (Rev.5)

Application Note

ADSP-21477/ADSP-21478/ADSP-21479 SHARC Anomaly List for Revisions 0.0, 0.1, 0.2 (Rev.I)

Integrated Circuit Anomaly

VisualDSP++®5.0 Assembler and Preprocessor Manual (Rev.3.4)

Software Manual

EE-177: SHARC® SPI Slave Booting (Rev.3)

Application Note

VisualDSP++®5.0 Product Release Bulletin (Rev.3.0)

Software Manual

EE-202: Using the Expert Linker for Multiprocessor LDFs (Rev.3)

Application Note

EE-175: Emulator and Evaluation Hardware Troubleshooting Guide for VisualDSP++ Users (Rev.14)

Application Note

EE-348: Estimating Power for ADSP-214xx SHARC®Processors (Rev.4)

Application Note

EE-286: Interfacing SDRAM Memories to SHARC® Processors (Rev.5)

Application Note

EE-210: SDRAM Selection and Configuration Guidelines for ADI Processors (Rev.2)

Application Note

HPUSB, USB, and HPPCI Emulator User’s Guide (Rev.3.2)

Emulator Manual

EE-68: Analog Devices JTAG Emulation Technical Reference (Rev.10)

Application Note