Zenode.ai Logo
Beta
SOIC (D)
Integrated Circuits (ICs)

CD4098BMT

Obsolete
Texas Instruments

CMOS DUAL MONOSTABLE MULTIVIBRATOR

Deep-Dive with AI

Search across all available documentation for this part.

SOIC (D)
Integrated Circuits (ICs)

CD4098BMT

Obsolete
Texas Instruments

CMOS DUAL MONOSTABLE MULTIVIBRATOR

Technical Specifications

Parameters and characteristics for this part

SpecificationCD4098BMT
Current - Output High, Low [custom]6.8 mA
Current - Output High, Low [custom]6.8 mA
Independent Circuits2
Logic TypeMonostable
Mounting TypeSurface Mount
Operating Temperature [Max]125 °C
Operating Temperature [Min]-55 °C
Package / Case16-SOIC
Package / Case [x]0.154 in
Package / Case [y]3.9 mm
Propagation Delay100 ns
Schmitt Trigger InputFalse
Supplier Device Package16-SOIC
Voltage - Supply [Max]18 V
Voltage - Supply [Min]3 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyCut Tape (CT) 1$ 1.17
10$ 1.05
25$ 0.99
100$ 0.82
Digi-Reel® 1$ 1.17
10$ 1.05
25$ 0.99
100$ 0.82
Tape & Reel (TR) 250$ 0.76
500$ 0.67
1250$ 0.53
2500$ 0.50
6250$ 0.47
12500$ 0.45
Texas InstrumentsSMALL T&R 1$ 0.87
100$ 0.67
250$ 0.49
1000$ 0.35

Description

General part information

CD4098B Series

CD4098B dual monostable multivibrator provides stable retriggerable/resettable one-shot operation for any fixed-voltage timing application.

An external resistor (RX) and an external capacitor (CX) control the timing for the circuit. Adjustment of RXand CXprovides a wide range of output pulse widths from the Q and Q\ terminals. The time delay from trigger input to output transition (trigger progagation delay) and the time delay from set input to output transition (reset progagation delay) are independent of RXand CX.

Leading-edge-triggering (+TR) and trailing-edge-triggering (-TR) input are provided for triggering from either edge of an input pulse. An unused +TR input should be tied to VSS. An unused (-TR) input should be tied to VDD. A RESET (on low level) is provided for immediate termination of the output pulse or to prevent output pulses when power is turned on. An unused RESET input should be tied to VDD. However, if an entire section of the CD4098B is not used, its RESET should be tied to VSS. See Table 1.