Zenode.ai Logo
Beta
20-pin (PW) package image
Integrated Circuits (ICs)

SN74ALVCH374PW

Active
Texas Instruments

OCTAL POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH 3-STATE OUTPUTS

20-pin (PW) package image
Integrated Circuits (ICs)

SN74ALVCH374PW

Active
Texas Instruments

OCTAL POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH 3-STATE OUTPUTS

Technical Specifications

Parameters and characteristics for this part

SpecificationSN74ALVCH374PW
Clock Frequency150 MHz
Current - Output High, Low24 mA
Current - Quiescent (Iq)10 µA
FunctionStandard
Input Capacitance5 pF
Max Propagation Delay @ V, Max CL3.6 ns
Mounting TypeSurface Mount
Number of Bits per Element8
Number of Elements1
Operating Temperature [Max]85 °C
Operating Temperature [Min]-40 °C
Output TypeTri-State, Non-Inverted
Package / Case20-TSSOP
Package / Case [x]0.173 in
Package / Case [y]4.4 mm
Supplier Device Package20-TSSOP
Trigger TypePositive Edge
TypeD-Type
Voltage - Supply [Max]3.6 V
Voltage - Supply [Min]1.65 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyTube 1$ 0.70
10$ 0.63
70$ 0.60
140$ 0.49
280$ 0.46
560$ 0.40
1050$ 0.38
Texas InstrumentsTUBE 1$ 0.74
100$ 0.57
250$ 0.42
1000$ 0.30

Description

General part information

SN74ALVCH374 Series

This octal edge-triggered D-type flip-flop is designed for 1.65-V to 3.6-V VCCoperation.

The SN74ALVCH374 is particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers. On the positive transition of the clock (CLK) input, the Q outputs are set to the logic levels at the data (D) inputs.

A buffered output-enable (OE)\ input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without interface or pullup components.