Zenode.ai Logo
Beta
144-pin (ALR) package image
Integrated Circuits (ICs)

V62/22611-01XF

Active
Texas Instruments

ENHANCED-PRODUCT 12-BIT ADC WITH DUAL-CHANNEL 5.2 GSPS OR SINGLE-CHANNEL 10.4 GSPS

144-pin (ALR) package image
Integrated Circuits (ICs)

V62/22611-01XF

Active
Texas Instruments

ENHANCED-PRODUCT 12-BIT ADC WITH DUAL-CHANNEL 5.2 GSPS OR SINGLE-CHANNEL 10.4 GSPS

Technical Specifications

Parameters and characteristics for this part

SpecificationV62/22611-01XF
ArchitectureFolding Interpolating
ConfigurationS/H-MUX-ADC
Data InterfaceJESD204B, JESD204C
Input TypeSingle Ended, Differential
Mounting TypeSurface Mount
Number of A/D Converters2
Number of Bits12 bits
Number of Inputs4, 2
Operating Temperature [Max]125 °C
Operating Temperature [Min]-55 °C
Package / CaseFCBGA, 144-FBGA
Reference TypeExternal, Internal
Sampling Rate (Per Second)5.2 G, 10.4 G
Supplier Device Package144-FCBGA (10x10)
Voltage - Supply, Analog [Max]2 V, 1.15 V
Voltage - Supply, Analog [Min]1.8 V, 1.05 V
Voltage - Supply, Digital [Max]1.15 V
Voltage - Supply, Digital [Min]1.05 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyBulk 1$ 3562.06
Texas InstrumentsJEDEC TRAY (5+1) 1$ 3332.40
100$ 3054.70
250$ 2888.08
1000$ 2777.00

Description

General part information

ADC12DJ5200-EP Series

The ADC12DJ5200-EP device is an RF-sampling, giga-sample, analog-to-digital converter (ADC) that can directly sample input frequencies from DC to above 10GHz. ADC12DJ5200-EP can be configured as a dual-channel, 5.2GSPS ADC or single-channel, 10.4GSPS ADC. Support of a useable input frequency range of up to 10GHz enables direct RF sampling of L-band, S-band, C-band, and X-band for frequency agile systems.

The ADC12DJ5200-EP uses a high-speed JESD204C output interface with up to 16 serialized lanes supporting up to 17.16Gbps line rate. Deterministic latency and multi-device synchronization is supported through JESD204C subclass-1. The JESD204C interface can be configured to trade-off line rate and number of lanes. Both 8b/10b and 64b/66b data encoding schemes are supported. 64b/66b encoding supports forward error correction (FEC) for improved bit error rates. The interface is backwards compatible with JESD204B receivers.

Innovative synchronization features, including noiseless aperture delay adjustment and SYSREF windowing, simplify system design for multichannel applications. Optional digital down converters (DDCs) are available to provide digital conversion to base-band and to reduce the interface rate. A programmable FIR filter allows on-chip equalization.