Zenode.ai Logo
Beta
TSSOP (PW)
Integrated Circuits (ICs)

CD4029BPWR

Active
Texas Instruments

CMOS PRESETTABLE UP/DOWN COUNTER

Deep-Dive with AI

Search across all available documentation for this part.

TSSOP (PW)
Integrated Circuits (ICs)

CD4029BPWR

Active
Texas Instruments

CMOS PRESETTABLE UP/DOWN COUNTER

Deep-Dive with AI

Technical Specifications

Parameters and characteristics for this part

SpecificationCD4029BPWR
Count Rate11 MHz
DirectionUp, Down
Logic TypeBinary Counter, Decade
Mounting TypeSurface Mount
Number of Bits per Element4
Number of Elements1
Operating Temperature [Max]125 °C
Operating Temperature [Min]-55 °C
Package / Case16-TSSOP
Package / Case [x]0.173 in
Package / Case [y]4.4 mm
ResetAsynchronous
Supplier Device Package16-TSSOP
TimingSynchronous
Trigger TypePositive Edge
Voltage - Supply [Max]18 V
Voltage - Supply [Min]3 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyCut Tape (CT) 1$ 0.92
10$ 0.81
25$ 0.76
100$ 0.62
250$ 0.57
500$ 0.49
1000$ 0.39
Digi-Reel® 1$ 0.92
10$ 0.81
25$ 0.76
100$ 0.62
250$ 0.57
500$ 0.49
1000$ 0.39
Tape & Reel (TR) 2000$ 0.33
4000$ 0.31
6000$ 0.30
Texas InstrumentsLARGE T&R 1$ 0.76
100$ 0.52
250$ 0.40
1000$ 0.27

Description

General part information

CD4029B Series

CD4029B consists of a four-stage binary or BCD-decade up/down counter with provisions for look-ahead carry in both counting modes. The inputs consist of a single CLOCK, CARRY-IN\ (CLOCK ENABLE\), BINARY/DECADE, UP/DOWN, PRESET ENABLE, and four individual JAN signals, Q1, Q2, Q3, Q4 and a CARRY OUT\ signal are provided as outputs.

A high PRESET ENABLE signal allows information on the JAM INPUTS to preset the counter to any state asynchronously with the clock. A low on each JAM line, when the PRESET-ENABLE signal is high, resets the counter to its zero count. The counter is advanced one count at the positive transition of the clock when the CARRY-IN\ and PRESET ENALBE signals are low. Advancement is inhibited when the CARRY-IN\ or PRESET ENABLE signals are high. The CARRY-OUT\ signal is normally high and goes low when the counter reaches its maximum count in the UP mode or the minimum count in the DOWN mode provided the CARRY-IN\ signal is low. The CARRY-IN\ signal in the low state can thus be considered a CLOCK ENABLE\. The CARRY-IN\ terminal must be connected to VSSwhen not in use.

Binary counting is accomplished when the BINARY/DECADE input is high; the counter counts in the decade mode when the BINARY/DECADE input is low. The counter counts up when the UP/DOWN input is high, and down when the UP/DOWN input is low. Multiple packages can be connected in either a parallel-clocking or a ripple-clocking arrangement as shown in Fig. 17.

Documents

Technical documentation and resources