Zenode.ai Logo
Beta
16 SOIC
Integrated Circuits (ICs)

CD74HC40103M

Obsolete
Texas Instruments

HIGH SPEED CMOS LOGIC 8-STAGE SYNCHRONOUS DOWN COUNTERS

Deep-Dive with AI

Search across all available documentation for this part.

16 SOIC
Integrated Circuits (ICs)

CD74HC40103M

Obsolete
Texas Instruments

HIGH SPEED CMOS LOGIC 8-STAGE SYNCHRONOUS DOWN COUNTERS

Technical Specifications

Parameters and characteristics for this part

SpecificationCD74HC40103M
Count Rate18 MHz
DirectionDown
Logic TypeBinary Counter
Mounting TypeSurface Mount
Number of Bits per Element8
Number of Elements1
Operating Temperature [Max]125 °C
Operating Temperature [Min]-55 °C
Package / Case16-SOIC
Package / Case [x]0.154 in
Package / Case [y]3.9 mm
ResetAsynchronous
Supplier Device Package16-SOIC
TimingSynchronous
Trigger TypePositive Edge
Voltage - Supply [Max]6 V
Voltage - Supply [Min]2 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyTube 1$ 2.70
10$ 1.74
25$ 1.49
100$ 1.21
250$ 1.07
Texas InstrumentsTUBE 1$ 1.48
100$ 1.14
250$ 0.84
1000$ 0.60

Description

General part information

CD74HC40103-EP Series

The CD74HC40103 is manufactured with high-speed silicon-gate technology and consists of an 8-stage synchronous down counter with a single output, which is active when the internal count is zero. The device contains a single 8-bit binary counter. Each device has control inputs for enabling or disabling the clock, for clearing the counter to its maximum count, and for presetting the counter either synchronously or asynchronously. All control inputs and the terminal count (TC)\ output are active-low logic.

In normal operation, the counter is decremented by one count on each positive transition of the clock (CP) output. Counting is inhibited when the terminal enable (TE)\ input is high. TC\ goes low when the count reaches zero, if TE\ is low, and remains low for one full clock period.

When the synchronous preset enable (PE)\ input is low, data at the P0-P7 inputs are clocked into the counter on the next positive clock transition, regardless of the state of TE\. When the asynchronous preset enable (PL)\ input is low, data at the P0-P7 inputs asynchronously are forced into the counter, regardless of the state of the PE\, TE\, or CP inputs. Inputs P0-P7 represent a single 8-bit binary word for the CD74HC40103. When the master reset (MR)\ input is low, the counter asynchronously is cleared to its maximum count of 25510, regardless of the state of any other input. The precedence relationship between control inputs is indicated in the truth table.