Zenode.ai Logo
Beta
HTQFP (PFP)
Integrated Circuits (ICs)

TSB41AB3IPFPEP

NRND
Texas Instruments

ENHANCED PRODUCT IEEE 1394A 3-PORT CABLE TRANSCEIVER/ARBITER

Deep-Dive with AI

Search across all available documentation for this part.

HTQFP (PFP)
Integrated Circuits (ICs)

TSB41AB3IPFPEP

NRND
Texas Instruments

ENHANCED PRODUCT IEEE 1394A 3-PORT CABLE TRANSCEIVER/ARBITER

Technical Specifications

Parameters and characteristics for this part

SpecificationTSB41AB3IPFPEP
DuplexHalf
Mounting TypeSurface Mount
Number of Drivers/Receivers [custom]6
Number of Drivers/Receivers [custom]6
Operating Temperature [Max]85 °C
Operating Temperature [Min]-40 °C
Package / Case80-TQFP Exposed Pad
ProtocolIEEE 1394
Supplier Device Package80-HTQFP (12x12)
TypeTransceiver
Voltage - Supply [Max]3.6 V
Voltage - Supply [Min]3 V

TSB41AB3-EP Series

Enhanced product IEEE 1394a 3-port cable transceiver/arbiter

PartPackage / CaseTypeMounting TypeNumber of Drivers/Receivers [custom]Number of Drivers/Receivers [custom]Operating Temperature [Max]Operating Temperature [Min]DuplexSupplier Device PackageVoltage - Supply [Max]Voltage - Supply [Min]Protocol
HTQFP (PFP)
Texas Instruments
80-TQFP Exposed Pad
Transceiver
Surface Mount
6
6
70 °C
0 °C
Half
80-HTQFP (12x12)
3.6 V
3 V
IEEE 1394
HTQFP (PFP)
Texas Instruments
80-TQFP Exposed Pad
Transceiver
Surface Mount
6
6
125 °C
-55 °C
Half
80-HTQFP (12x12)
3.6 V
3 V
IEEE 1394
HTQFP (PFP)
Texas Instruments
80-TQFP Exposed Pad
Transceiver
Surface Mount
6
6
85 °C
-40 °C
Half
80-HTQFP (12x12)
3.6 V
3 V
IEEE 1394

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyTray 1$ 30.39
10$ 22.70
25$ 20.74
80$ 18.84
230$ 17.67
Texas InstrumentsJEDEC TRAY (10+1) 1$ 26.99
100$ 23.57
250$ 18.18
1000$ 16.26

Description

General part information

TSB41AB3-EP Series

The TSB41AB3 provides the digital and analog transceiver functions required to implement a three-port node in a cable-based IEEE 1394 network. Each cable port incorporates two differential line transceivers. The transceivers include circuitry to monitor the line conditions as needed for determining connection status, for initialization and arbitration, and for packet reception and transmission. The TSB41AB3 is designed to interface with a line layer controller (LLC), such as the TSB12LV21, TSB12LV22, TSB12LV23, TSB12LV26, TSB12LV31, TSB12LV41, TSB12LV42, or TSB12LV01A.

The TSB41AB3 requires only an external 24.576-MHz crystal as a reference. An external clock may be used instead of a crystal. An internal oscillator drives an internal phase-locked loop (PLL), which generates the required 393.216-MHz reference signal. This reference signal is internally divided to provide the clock signals used to control transmission of the outbound encoded strobe and data information. A 49.152-MHz clock signal is supplied to the associated LLC for synchronization of the two chips and is used for resynchronization of the received data. The power-down (PD) function, when enabled by asserting the PD terminal high, stops operation of the PLL.

The TSB41AB3 supports an optional isolation barrier between itself and its LLC. When the ISO input terminal is tied high, the LLC interface outputs behave normally. When the ISO terminal is tied low, internal differentiating logic is enabled, and the outputs are driven such that they can be coupled through a capacitive or transformer galvanic isolation barrier as described in Annex J of IEEE Std 1394-1995 and in the 1394a-2000 Supplement (section 5.9.4) (hereafter referred to as Annex J type isolation). To operate with TI bus holder isolation, the ISO terminal on the PHY must be high.