Zenode.ai Logo
Beta
64-WFQFN Exposed Pad, CSP
Integrated Circuits (ICs)

AD9695BCPZRL7-1300

Active
Analog Devices

2-CHANNEL DUAL ADC PIPELINED 1.3GSPS 14-BIT JESD204B 64-PIN LFCSP EP T/R

64-WFQFN Exposed Pad, CSP
Integrated Circuits (ICs)

AD9695BCPZRL7-1300

Active
Analog Devices

2-CHANNEL DUAL ADC PIPELINED 1.3GSPS 14-BIT JESD204B 64-PIN LFCSP EP T/R

Technical Specifications

Parameters and characteristics for this part

SpecificationAD9695BCPZRL7-1300
ArchitecturePipelined
ConfigurationS/H-ADC
Data InterfaceJESD204B
FeaturesSimultaneous Sampling
Input TypeDifferential
Mounting TypeSurface Mount
Number of A/D Converters2
Number of Bits14
Number of Inputs2
Operating Temperature [Max]85 °C
Operating Temperature [Min]-40 °C
Package / Case64-WFQFN Exposed Pad, CSP
Ratio - S/H:ADC1:1
Reference TypeInternal
Sampling Rate (Per Second)1.3 G
Supplier Device Package64-LFCSP (9x9)
Voltage - Supply, Analog [Max]2.56 V
Voltage - Supply, Analog [Min]0.93 V
Voltage - Supply, Digital [Max]2.56 V
Voltage - Supply, Digital [Min]0.93 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyTape & Reel (TR) 750$ 1205.89

Description

General part information

AD9695 Series

The AD9695 is a dual, 14-bit, 1300 MSPS/625 MSPS analog-to-digital converter (ADC). The device has an on-chip buffer and a sample-and-hold circuit designed for low power, small size, and ease of use. This product is designed to support communications applications capable of direct sampling wide bandwidth analog signals of up to 2 GHz. The −3 dB bandwidth of the ADC input is 2 GHz. The AD9695 is optimized for wide input bandwidth, high sampling rate, excellent linearity, and low power in a small package.The dual ADC cores feature a multistage, differential pipelined architecture with integrated output error correction logic. Each ADC features wide bandwidth inputs supporting a variety of user-selectable input ranges. An integrated voltage reference eases design considerations. The analog input and clock signals are differential inputs. The ADC data outputs are internally connected to four digital downconverters (DDCs) through a crossbar mux. Each DDC consists of multiple signal processing stages: a 48-bit frequency translator (numerically controlled oscillator (NCO)), and decimation filters. The NCO has the option to select up to 16 preset bands over the general-purpose input/output (GPIO) pins, or use a coherent fast frequency hopping mechanism for band selection. Operation of the AD9695 between the DDC modes is selectable via SPI-programmable profiles.In addition to the DDC blocks, the AD9695 has several functions that simplify the automatic gain control (AGC) function in a communications receiver. The programmable threshold detector allows monitoring of the incoming signal power using the fast detect control bits in Register 0x0245 of the ADC. If the input signal level exceeds the programmable threshold, the fast detect indicator goes high. Because this threshold indicator has low latency, the user can quickly turn down the system gain to avoid an overrange condition at the ADC input. In addition to the fast detect outputs, the AD9695 also offers signal monitoring capability. The signal monitoring block provides additional information about the signal being digitized by the ADC.The user can configure the Subclasss 1 JESD204B-based high speed serialized output using either one lane, two lanes, or four lanes, depending on the DDC configuration and the acceptable lane rate of the receiving logic device. Multidevice synchronization is supported through the SYSREF± and SYNCINB± input pins.The AD9695 has flexible power-down options that allow significant power savings when desired. All of these features can be programmed using a 3-wire serial port interface (SPI) and or PDWN/STBY pin.The AD9695 is available in a Pb-free, 64-lead LFCSP and is specified over the −40°C to +105°C junction temperature range. This product may be protected by one or more U.S. or international patents.Note that, throughout this data sheet, multifunction pins, such as FD_A/GPIO_A0, are referred to either by the entire pin name or by a single function of the pin, for example, FD_A, when only that function is relevant.Product HighlightsLow power consumption per channel.JESD204B lane rate support up to 16 Gbps.Wide, full power bandwidth supports intermediate frequency (IF) sampling of signals up to 2 GHz.Buffered inputs ease filter design and implementation.Four integrated wideband decimation filters and NCO blocks supporting multiband receivers.Programmable fast overrange detection.On-chip temperature diode for system thermal management.ApplicationsCommunicationsDiversity multiband, multimode digital receivers3G/4G, TD-SCDMA, WCDMA, GSM, LTEGeneral-purpose software radiosUltrawideband satellite receiverInstrumentationOscilloscopesSpectrum analyzersNetwork analyzersIntegrated RF test solutionsRadarsElectronic support measures, electronic counter measures, and electronic counter-counter measuresHigh speed data acquisition systemsDOCSIS 3.0 CMTS upstream receive pathsHybrid fiber coaxial digital reverse path receiversWideband digital predistortion