Zenode.ai Logo
Beta
20-SOIC 0.295
Integrated Circuits (ICs)

MC74HC373ADWR2G

Active
ON Semiconductor

LATCH, 74HC373, D TYPE TRANSPARENT, TRI STATE NON INVERTED, 32 NS, 7.8 MA, 20 PINS, WSOIC

Deep-Dive with AI

Search across all available documentation for this part.

20-SOIC 0.295
Integrated Circuits (ICs)

MC74HC373ADWR2G

Active
ON Semiconductor

LATCH, 74HC373, D TYPE TRANSPARENT, TRI STATE NON INVERTED, 32 NS, 7.8 MA, 20 PINS, WSOIC

Deep-Dive with AI

Technical Specifications

Parameters and characteristics for this part

SpecificationMC74HC373ADWR2G
Circuit [custom]8
Circuit [custom]8
Current - Output High, Low [custom]7.8 mA
Current - Output High, Low [custom]7.8 mA
Delay Time - Propagation21 ns
Independent Circuits1
Logic TypeD-Type Transparent Latch
Mounting TypeSurface Mount
Operating Temperature [Max]125 °C
Operating Temperature [Min]-55 °C
Output TypeTri-State
Package / Case20-SOIC
Package / Case [y]0.295 in
Package / Case [y]7.5 mm
Supplier Device Package20-SOIC
Voltage - Supply [Max]6 V
Voltage - Supply [Min]2 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyCut Tape (CT) 1$ 0.94
10$ 0.83
25$ 0.78
100$ 0.59
250$ 0.50
500$ 0.48
Digi-Reel® 1$ 0.94
10$ 0.83
25$ 0.78
100$ 0.59
250$ 0.50
500$ 0.48
Tape & Reel (TR) 1000$ 0.36
2000$ 0.34
5000$ 0.33
10000$ 0.31
25000$ 0.31
NewarkEach (Supplied on Full Reel) 1$ 0.35
3000$ 0.34
6000$ 0.31
12000$ 0.29
18000$ 0.27
30000$ 0.26
ON SemiconductorN/A 1$ 0.27

Description

General part information

MC74HC373A Series

The MM74HC373 high speed octal D-type latches utilize advanced silicon-gate CMOS technology. They possess the high noise immunity and low power consumption of standard CMOS integrated circuits, as well as the ability to drive 15 LS-TTL loads. Due to the large output drive capability and the 3-STATE feature, these devices are ideally suited for interfacing with bus lines in a bus organized system. When the LATCH ENABLE input is HIGH, the Q outputs will follow the D inputs. When the LATCH ENABLE goes LOW, data at the D inputs will be retained at the outputs until LATCH ENABLE returns HIGH again. When a high logic level is applied to the OUTPUT CONTROL input, all outputs go to a high impedance state, regardless of what signals are present at the other inputs and the state of the storage elements. The 74HC logic family is speed, function, and pin-out compatible with the standard 74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to VCCand ground.

Documents

Technical documentation and resources