
ADS58J63IRMPT
ActiveQUAD CHANNEL 14-BIT 500 MSPS TELECOM RECEIVER IC
Deep-Dive with AI
Search across all available documentation for this part.

ADS58J63IRMPT
ActiveQUAD CHANNEL 14-BIT 500 MSPS TELECOM RECEIVER IC
Technical Specifications
Parameters and characteristics for this part
| Specification | ADS58J63IRMPT |
|---|---|
| Data Interface | JESD204B |
| Mounting Type | Surface Mount |
| Number of Channels | 4 |
| Operating Temperature [Max] | 85 °C |
| Operating Temperature [Min] | -40 °C |
| Package / Case | 72-VFQFN Exposed Pad |
| Resolution (Bits) | 14 b |
| Sampling Rate (Per Second) | 500 M |
| Supplier Device Package | 72-VQFN (10x10) |
| Type | Receiver |
| Voltage - Supply [Max] | 3.6 V |
| Voltage - Supply [Min] | 1.8 V |
| Voltage Supply Source | Analog and Digital |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
| Distributor | Package | Quantity | $ | |
|---|---|---|---|---|
| Digikey | Cut Tape (CT) | 1 | $ 775.28 | |
| Digi-Reel® | 1 | $ 775.28 | ||
| Tape & Reel (TR) | 250 | $ 622.22 | ||
| Texas Instruments | SMALL T&R | 1 | $ 552.53 | |
| 100 | $ 500.14 | |||
| 250 | $ 485.85 | |||
| 1000 | $ 476.32 | |||
Description
General part information
ADS58J63 Series
The ADS58J63 is a low-power, wide-bandwidth, 14-bit, 500-MSPS, quad-channel, telecom receiver device. The ADS58J63 supports a JESD204B serial interface with data rates up to 10 Gbps with one lane per channel. The buffered analog input provides uniform input impedance across a wide frequency range and minimizes sample-and-hold glitch energy. The ADS58J63 provides excellent spurious-free dynamic range (SFDR) over a large input frequency range with very low power consumption. The digital signal processing block includes complex mixers followed by low-pass filters with decimate-by-2 and -4 options supporting up to 200-MHz receive bandwidth. The ADS58J63 also supports a 14-bit, 500-MSPS output in burst-mode making the device suitable for a DPD observation receiver.
The JESD204B interface reduces the number of interface lines, thus allowing high system integration density. An internal phase locked loop (PLL) multiplies the incoming analog-to-digital converter (ADC) sampling clock to derive the bit clock, which is used to serialize the 14-bit data from each channel.
The ADS58J63 is a low-power, wide-bandwidth, 14-bit, 500-MSPS, quad-channel, telecom receiver device. The ADS58J63 supports a JESD204B serial interface with data rates up to 10 Gbps with one lane per channel. The buffered analog input provides uniform input impedance across a wide frequency range and minimizes sample-and-hold glitch energy. The ADS58J63 provides excellent spurious-free dynamic range (SFDR) over a large input frequency range with very low power consumption. The digital signal processing block includes complex mixers followed by low-pass filters with decimate-by-2 and -4 options supporting up to 200-MHz receive bandwidth. The ADS58J63 also supports a 14-bit, 500-MSPS output in burst-mode making the device suitable for a DPD observation receiver.
Documents
Technical documentation and resources