Zenode.ai Logo
Beta
SOIC (D)
Integrated Circuits (ICs)

SN74F175DR

Active
Texas Instruments

QUADRUPLE D-TYPE FLIP-FLOPS WITH CLEAR

Deep-Dive with AI

Search across all available documentation for this part.

SOIC (D)
Integrated Circuits (ICs)

SN74F175DR

Active
Texas Instruments

QUADRUPLE D-TYPE FLIP-FLOPS WITH CLEAR

Technical Specifications

Parameters and characteristics for this part

SpecificationSN74F175DR
Clock Frequency140 MHz
Current - Output High, Low [custom]1 mA
Current - Output High, Low [custom]20 mA
Current - Quiescent (Iq)34 mA
Mounting TypeSurface Mount
Number of Bits per Element4
Number of Elements1
Operating Temperature [Max]70 °C
Operating Temperature [Min]0 °C
Output TypeComplementary
Package / Case16-SOIC
Package / Case [x]0.154 in
Package / Case [y]3.9 mm
Supplier Device Package16-SOIC
Trigger TypePositive Edge
TypeD-Type
Voltage - Supply [Max]5.5 V
Voltage - Supply [Min]4.5 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyCut Tape (CT) 1$ 0.63
10$ 0.56
25$ 0.52
100$ 0.43
250$ 0.40
500$ 0.34
1000$ 0.27
Digi-Reel® 1$ 0.63
10$ 0.56
25$ 0.52
100$ 0.43
250$ 0.40
500$ 0.34
1000$ 0.27
Tape & Reel (TR) 2500$ 0.24
5000$ 0.23
12500$ 0.22
25000$ 0.21
Texas InstrumentsLARGE T&R 1$ 0.53
100$ 0.36
250$ 0.28
1000$ 0.18

Description

General part information

SN74F175 Series

This positive-edge-triggered flip-flop utilizes TTL circuitry to implement D-type flip-flop logic with a direct clear (CLR)\ input. Information at the data (D) inputs meeting setup-time requirements is transferred to outputs on the positive-going edge of the clock pulse. Clock triggering occurs at a particular voltage level and is not directly related to the transition time of the positive-going pulse. When the clock (CLK) input is at either the high or low level, the D-input signal has no effect at the output.

This positive-edge-triggered flip-flop utilizes TTL circuitry to implement D-type flip-flop logic with a direct clear (CLR)\ input. Information at the data (D) inputs meeting setup-time requirements is transferred to outputs on the positive-going edge of the clock pulse. Clock triggering occurs at a particular voltage level and is not directly related to the transition time of the positive-going pulse. When the clock (CLK) input is at either the high or low level, the D-input signal has no effect at the output.

Documents

Technical documentation and resources