
Deep-Dive with AI
Search across all available documentation for this part.

Deep-Dive with AI
Technical Specifications
Parameters and characteristics for this part
| Specification | SN74LS165ANSR |
|---|---|
| Function | Parallel or Serial to Serial |
| Logic Type | Shift Register |
| Mounting Type | Surface Mount |
| Number of Bits per Element | 8 |
| Number of Elements | 1 |
| Operating Temperature [Max] | 70 °C |
| Operating Temperature [Min] | 0 °C |
| Output Type | Complementary |
| Package / Case | 0.209 " |
| Package / Case | 16-SOIC |
| Package / Case | 5.3 mm |
| Supplier Device Package | 16-SO |
| Voltage - Supply [Max] | 5.25 V |
| Voltage - Supply [Min] | 4.75 V |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
| Distributor | Package | Quantity | $ | |
|---|---|---|---|---|
| Digikey | Cut Tape (CT) | 1 | $ 0.84 | |
| 10 | $ 0.75 | |||
| 25 | $ 0.72 | |||
| 100 | $ 0.59 | |||
| 250 | $ 0.55 | |||
| 500 | $ 0.49 | |||
| 1000 | $ 0.38 | |||
| Digi-Reel® | 1 | $ 0.84 | ||
| 10 | $ 0.75 | |||
| 25 | $ 0.72 | |||
| 100 | $ 0.59 | |||
| 250 | $ 0.55 | |||
| 500 | $ 0.49 | |||
| 1000 | $ 0.38 | |||
| Tape & Reel (TR) | 2000 | $ 0.35 | ||
| 4000 | $ 0.32 | |||
| 6000 | $ 0.32 | |||
| Texas Instruments | LARGE T&R | 1 | $ 0.67 | |
| 100 | $ 0.52 | |||
| 250 | $ 0.38 | |||
| 1000 | $ 0.27 | |||
Description
General part information
SN74LS165A Series
The ’165 and ’LS165A are 8-bit serial shift registers that shift the data in the direction of QAtoward QHwhen clocked. Parallel-in access to each stage is made available by eight individual, direct data inputs that are enabled by a low level at the shift/load (SH/LD\) input. These registers also feature gated clock (CLK) inputs and complementary outputs from the eighth bit. All inputs are diode-clamped to minimize transmission-line effects, thereby simplifying system design.
Clocking is accomplished through a two-input positive-NOR gate, permitting one input to be used as a clock-inhibit function. Holding either of the clock inputs high inhibits clocking, and holding either clock input low with SH/LD\ high enables the other clock input. Clock inhibit (CLK INH) should be changed to the high level only while CLK is high. Parallel loading is inhibited as long as SH/LD\ is high. Data at the parallel inputs are loaded directly into the register while SH/LD\ is low, independently of the levels of CLK, CLK INH, or serial (SER) inputs.
The ’165 and ’LS165A are 8-bit serial shift registers that shift the data in the direction of QAtoward QHwhen clocked. Parallel-in access to each stage is made available by eight individual, direct data inputs that are enabled by a low level at the shift/load (SH/LD\) input. These registers also feature gated clock (CLK) inputs and complementary outputs from the eighth bit. All inputs are diode-clamped to minimize transmission-line effects, thereby simplifying system design.
Documents
Technical documentation and resources