Zenode.ai Logo
Beta
16 SOIC
Integrated Circuits (ICs)

SN74LS165AD

Obsolete
Texas Instruments

IC SHFT REG PAR-LD 8BIT 16-SOIC

Deep-Dive with AI

Search across all available documentation for this part.

16 SOIC
Integrated Circuits (ICs)

SN74LS165AD

Obsolete
Texas Instruments

IC SHFT REG PAR-LD 8BIT 16-SOIC

Technical Specifications

Parameters and characteristics for this part

SpecificationSN74LS165AD
FunctionParallel or Serial to Serial
Logic TypeShift Register
Mounting TypeSurface Mount
Number of Bits per Element8
Number of Elements1
Operating Temperature [Max]70 °C
Operating Temperature [Min]0 °C
Output TypeComplementary
Package / Case16-SOIC
Package / Case [x]0.154 in
Package / Case [y]3.9 mm
Supplier Device Package16-SOIC
Voltage - Supply [Max]5.25 V
Voltage - Supply [Min]4.75 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyTube 1$ 1.39
10$ 0.88
25$ 0.74
100$ 0.58
250$ 0.51
500$ 0.46
Texas InstrumentsTUBE 1$ 0.60
100$ 0.46
250$ 0.34
1000$ 0.24

Description

General part information

SN74LS165A Series

The ’165 and ’LS165A are 8-bit serial shift registers that shift the data in the direction of QAtoward QHwhen clocked. Parallel-in access to each stage is made available by eight individual, direct data inputs that are enabled by a low level at the shift/load (SH/LD\) input. These registers also feature gated clock (CLK) inputs and complementary outputs from the eighth bit. All inputs are diode-clamped to minimize transmission-line effects, thereby simplifying system design.

Clocking is accomplished through a two-input positive-NOR gate, permitting one input to be used as a clock-inhibit function. Holding either of the clock inputs high inhibits clocking, and holding either clock input low with SH/LD\ high enables the other clock input. Clock inhibit (CLK INH) should be changed to the high level only while CLK is high. Parallel loading is inhibited as long as SH/LD\ is high. Data at the parallel inputs are loaded directly into the register while SH/LD\ is low, independently of the levels of CLK, CLK INH, or serial (SER) inputs.

The ’165 and ’LS165A are 8-bit serial shift registers that shift the data in the direction of QAtoward QHwhen clocked. Parallel-in access to each stage is made available by eight individual, direct data inputs that are enabled by a low level at the shift/load (SH/LD\) input. These registers also feature gated clock (CLK) inputs and complementary outputs from the eighth bit. All inputs are diode-clamped to minimize transmission-line effects, thereby simplifying system design.