Zenode.ai Logo
Beta
LBGA / 81
Integrated Circuits (ICs)

MAX24605EXG2

Active
Microchip Technology

5 OUT ANY-RATE TIMING IC & JITTER ATT 81 LBGA 10X10X1.47MM TRAY ROHS COMPLIANT: YES

Deep-Dive with AI

Search across all available documentation for this part.

LBGA / 81
Integrated Circuits (ICs)

MAX24605EXG2

Active
Microchip Technology

5 OUT ANY-RATE TIMING IC & JITTER ATT 81 LBGA 10X10X1.47MM TRAY ROHS COMPLIANT: YES

Technical Specifications

Parameters and characteristics for this part

SpecificationMAX24605EXG2
Differential - Input:Output [custom]True
Differential - Input:Output [custom]True
Frequency - Max [Max]750 MHz
InputCMOS, TTL, Crystal
Mounting TypeSurface Mount
Number of Circuits1
Operating Temperature [Max]85 °C
Operating Temperature [Min]-40 °C
OutputHCSL, LVDS, TTL, CMOS, CML, SSTL, HSTL, LVPECL
Package / CaseCSBGA, 81-LBGA
PLLYes with Bypass
Ratio - Input:Output4:5
Supplier Device Package81-CSBGA
Voltage - Supply [Max]3.3 V
Voltage - Supply [Min]1.8 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyTray 240$ 21.01
Microchip DirectTRAY 1$ 26.10
25$ 21.75
100$ 19.79
1000$ 18.27
5000$ 17.33
NewarkEach 100$ 19.79

Description

General part information

MAX24605 Series

The MAX24605 is a flexible, high-performance clock multiplier and jitter attenuator ICs that include a DPLL and two independent APLLs. When locked to one of two input clock signals, the device performs any-to-any frequency conversion. From any input clock frequency 2kHz to 750MHz the devices can produce frequency-locked APLL output frequencies up to 750MHz and as many as 5 output clock signals that are integer divisors of the APLL frequencies. Input jitter can be attenuated by an internal low-bandwidth DPLL. The DPLL also provides glitchless switching between input clocks and numerically controlled oscillator capability. Input switching can be manual or automatic. Using only a low-cost crystal or oscillator, the device can also serve as frequency synthesizer IC. Output jitter is typically 0.18 to 0.3ps RMS for an APLL-only integer multiply and 0.25 to 0.4ps RMS for APLL-only fractional multiply or DPLL+APLL operation.