Zenode.ai Logo
Beta
48-LFCSP-VQ
Integrated Circuits (ICs)

AD9574BCPZ-REEL7

Active
Analog Devices

ETHERNET/GIGABIT ETHERNET CLOCK GENERATOR

Deep-Dive with AI

Search across all available documentation for this part.

48-LFCSP-VQ
Integrated Circuits (ICs)

AD9574BCPZ-REEL7

Active
Analog Devices

ETHERNET/GIGABIT ETHERNET CLOCK GENERATOR

Technical Specifications

Parameters and characteristics for this part

SpecificationAD9574BCPZ-REEL7
Differential - Input:Output [custom]True
Differential - Input:Output [custom]True
Frequency - Max [Max]312.5 MHz
InputClock
Mounting TypeSurface Mount
Number of Circuits1
Operating Temperature [Max]85 °C
Operating Temperature [Min]-40 °C
OutputHSTL, LVDS, CMOS, HCSL
Package / Case48-WFQFN Exposed Pad, CSP
PLLYes with Bypass
Ratio - Input:Output [custom]7
Ratio - Input:Output [custom]2
Supplier Device Package48-LFCSP, 7x7
Voltage - Supply [Max]3.63 V
Voltage - Supply [Min]2.97 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyTape & Reel (TR) 750$ 5.40
1500$ 5.30

Description

General part information

AD9574 Series

The AD9574 provides a multiple output clock generator function comprising a dedicated phase-locked loop (PLL) core optimized for Ethernet and gigabit Ethernet line card applications. The integer-N PLL design is based on the Analog Devices, Inc., proven portfolio of high performance, low jitter frequency synthesizers to maximize network performance. The AD9574 also benefits other applications requiring low phase noise and jitter performance.Configuring the AD9574 for a particular application requires only the connection of external pull-up or pull-down resistors to the appropriate pin program reader pins (PPRx). These pins provide control of the internal dividers for establishing the desired frequency translations, clock output functionality, and input reference functionality. Connecting an external 19.44 MHz or 25 MHz oscillator to one or both of the REF0_P/REF0_N or REF1_P/REF1_N reference inputs results in a set of output frequencies prescribed by the PPRx pins. Connecting a stable clock source (8 kHz/10 MHz/19.44 MHz/25 MHz/38.88 MHz) to the monitor clock input enables the optional monitor circuit providing quality of service (QoS) status for REF0 or REF1.The PLL section consists of a low noise phase frequency detector (PFD), a precision charge pump (CP), a partially integrated loop filter (LF), a low phase noise voltage controlled oscillator (VCO), and feedback and output dividers. The divider values depend on the PPRx pins. The integrated loop filter requires only a single external capacitor connected to the LF pin.The AD9574 is packaged in a 48-lead 7 mm × 7 mm LFCSP, requiring only a single 3.3 V supply. The operating temperature range is −40°C to +85°C.ApplicationsEthernet line cards, switches, and routersSATA and PCI expressLow jitter, low phase noise clock generation