Zenode.ai Logo
Beta
Texas Instruments-SN74AHCT16244DLR Buffers and Line Drivers Buffer/Line Driver 16-CH Non-Inverting 3-ST CMOS 48-Pin SSOP T/R
Integrated Circuits (ICs)

74LVCE161284DLRG4

Unknown
Texas Instruments

19-BIT IEEE STD 1284 TRANSLATION TRANSCEIVER WITH ERROR-FREE POWER UP

Deep-Dive with AI

Search across all available documentation for this part.

DocumentsDatasheet
Texas Instruments-SN74AHCT16244DLR Buffers and Line Drivers Buffer/Line Driver 16-CH Non-Inverting 3-ST CMOS 48-Pin SSOP T/R
Integrated Circuits (ICs)

74LVCE161284DLRG4

Unknown
Texas Instruments

19-BIT IEEE STD 1284 TRANSLATION TRANSCEIVER WITH ERROR-FREE POWER UP

Deep-Dive with AI

DocumentsDatasheet

Technical Specifications

Parameters and characteristics for this part

Specification74LVCE161284DLRG4
Logic TypeIEEE STD 1284 Translation Transceiver
Mounting TypeSurface Mount
Number of Bits19
Operating Temperature [Max]70 °C
Operating Temperature [Min]0 °C
Package / Case48-BSSOP
Package / Case [y]0.295 in
Package / Case [y]7.5 mm
Supplier Device Package48-SSOP
Supply Voltage [Max]3.6 V
Supply Voltage [Min]3 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyTape & Reel (TR) 1000$ 1.69
2000$ 1.61
5000$ 1.55

Description

General part information

SN74LVCE161284 Series

The SN74LVCE161284 is designed for 3-V to 3.6-V VCCoperation. This device provides asynchronous two-way communication between data buses. The control-function implementation minimizes external timing requirements.

This device has eight bidirectional bits; data can flow in the A-to-B direction when the direction-control input (DIR) is high and in the B-to-A direction when DIR is low. This device also has five drivers that drive the cable side, and four receivers. The SN74LVCE161284 has one receiver dedicated to the HOST LOGIC line and a driver to drive the PERI LOGIC line.

The output drive mode is determined by the high-drive (HD) control pin. When HD is high, the outputs are in a totem-pole configuration, and in an open-drain configuration when HD is low. This meets the drive requirements as specified in the IEEE Std 1284-I (level-1 type) and IEEE Std 1284-II (level-2 type) parallel peripheral-interface specifications. Except for HOST LOGIC IN and peripheral logic out (PERI LOGIC OUT), all cable-side pins have a 1.4-kintegrated pullup resistor. The pullup resistor is switched off if the associated output driver is in the low state or if the output voltage is above VCCCABLE. If VCCCABLE is off, PERI LOGIC OUT is set to low.

Documents

Technical documentation and resources