Zenode.ai Logo
Beta
28-TSSOP
Integrated Circuits (ICs)

NB3N51044DTR2G

Active
ON Semiconductor

PLL CLOCK GENERATOR, 125 MHZ, 3.135V-3.465V SUPPLY, 4 OUTPUTS, TSSOP-28

Deep-Dive with AI

Search across all available documentation for this part.

28-TSSOP
Integrated Circuits (ICs)

NB3N51044DTR2G

Active
ON Semiconductor

PLL CLOCK GENERATOR, 125 MHZ, 3.135V-3.465V SUPPLY, 4 OUTPUTS, TSSOP-28

Deep-Dive with AI

Technical Specifications

Parameters and characteristics for this part

SpecificationNB3N51044DTR2G
Differential - Input:OutputNo/Yes
Divider/MultiplierYes/No
Frequency - Max [Max]125 MHz
InputCrystal, Clock
Mounting TypeSurface Mount
Number of Circuits1
Operating Temperature [Max]85 °C
Operating Temperature [Min]-40 °C
OutputLVDS, HCSL
Package / Case28-TSSOP
Package / Case0.173 in
Package / Case [y]4.4 mm
PLLYes with Bypass
Ratio - Input:Output [custom]2:4
Supplier Device Package28-TSSOP
Voltage - Supply [Max]3.465 V
Voltage - Supply [Min]3.135 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyCut Tape (CT) 1$ 7.19
10$ 6.50
25$ 6.20
100$ 5.38
250$ 5.14
500$ 4.68
1000$ 4.08
Digi-Reel® 1$ 7.19
10$ 6.50
25$ 6.20
100$ 5.38
250$ 5.14
500$ 4.68
1000$ 4.08
Tape & Reel (TR) 2500$ 3.74
NewarkEach (Supplied on Full Reel) 1$ 4.70
3000$ 4.49
6000$ 4.19
12000$ 3.89
18000$ 3.74
30000$ 3.68

Description

General part information

NB3N51044 Series

The NB3N51044 is a precision, low phase noise clock generator that supports PCI Express and sRIO clock requirements. The device accepts a 25 MHz fundamental mode parallel resonant crystal or a 25 MHz single ended reference clock signal and generates four differential HCSL/LVDS outputs of 100 MHz or 125 MHz clock frequency based on frequency select input F_SEL. NB3N51044 is configurable to bypass the PLL from signal path using BYPASS, and provides the output frequency through the divider network. All clock outputs can be individually enabled / disabled through hardware input pins OE. In addition, device can be reset using Master Reset input pin MR_OE#.