
DS90UR124IVS/NOPB
Active5-43MHZ DC-BALANCED 24-BIT FPD-LINK II DESERIALIZER
Deep-Dive with AI
Search across all available documentation for this part.

DS90UR124IVS/NOPB
Active5-43MHZ DC-BALANCED 24-BIT FPD-LINK II DESERIALIZER
Technical Specifications
Parameters and characteristics for this part
| Specification | DS90UR124IVS/NOPB |
|---|---|
| Data Rate | 1.03 Gbps |
| Function | Deserializer |
| Input Type | FPD-Link II, LVDS |
| Mounting Type | Surface Mount |
| Number of Inputs | 1 |
| Number of Outputs | 24 |
| Operating Temperature [Max] | 105 °C |
| Operating Temperature [Min] | -40 °C |
| Output Type | LVCMOS |
| Package / Case | 64-TQFP |
| Supplier Device Package | 64-TQFP (10x10) |
| Voltage - Supply [Max] | 3.6 V |
| Voltage - Supply [Min] | 3 V |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
| Distributor | Package | Quantity | $ | |
|---|---|---|---|---|
| Digikey | Bulk | 42 | $ 7.31 | |
| Tray | 1 | $ 10.73 | ||
| 10 | $ 9.86 | |||
| 25 | $ 9.45 | |||
| 160 | $ 8.33 | |||
| 320 | $ 7.92 | |||
| 480 | $ 7.41 | |||
| 960 | $ 6.79 | |||
| Texas Instruments | JEDEC TRAY (10+1) | 1 | $ 9.31 | |
| 100 | $ 7.59 | |||
| 250 | $ 5.96 | |||
| 1000 | $ 5.06 | |||
Description
General part information
DS90UR124-Q1 Series
The DS90URxxx-Q1 chipset translates a 24-bit parallel bus into a fully transparent data/control FPD-Link II LVDS serial stream with embedded clock information. This chipset is designed for driving graphical data to displays requiring 18-bit color depth: RGB666 + HS, VS, DE + three additional general-purpose data channels. This single serial stream simplifies transferring a 24-bit bus over PCB traces and cable by eliminating the skew problems between parallel data and clock paths. The device saves system cost by narrowing data paths that in turn reduce PCB layers, cable width, and connector size and pins.
The DS90URxxx-Q1 incorporates FPD-Link II LVDS signaling on the high-speed I/O. FPD-Link II LVDS provides a low-power and low-noise environment for reliably transferring data over a serial transmission path. By optimizing the Serializer output edge rate for the operating frequency range, EMI is further reduced.
In addition, the device features pre-emphasis to boost signals over longer distances using lossy cables. Internal DC-balanced encoding and decoding is used to support AC-coupled interconnects. Using TI’s proprietary random lock, the parallel data of the Serializer are randomized to the Deserializer without the need of REFCLK.
Documents
Technical documentation and resources