Zenode.ai Logo
Beta
16 QFN
Integrated Circuits (ICs)

SY89873LMG-TR

Active
Microchip Technology

CLOCK BUFFER, DIVIDER, FANOUT 3.2 GHZ TO 3 OUTPUTS, 3 V TO 3.6 V, 16 PINS, QFN-EP

Deep-Dive with AI

Search across all available documentation for this part.

16 QFN
Integrated Circuits (ICs)

SY89873LMG-TR

Active
Microchip Technology

CLOCK BUFFER, DIVIDER, FANOUT 3.2 GHZ TO 3 OUTPUTS, 3 V TO 3.6 V, 16 PINS, QFN-EP

Deep-Dive with AI

Technical Specifications

Parameters and characteristics for this part

SpecificationSY89873LMG-TR
Differential - Input:Output [custom]True
Differential - Input:Output [custom]True
Frequency - Max [Max]2 GHz
InputLVPECL, HSTL, CML, LVDS
Mounting TypeSurface Mount
Number of Circuits1
Operating Temperature [Max]85 °C
Operating Temperature [Min]-40 °C
OutputLVDS
Package / Case16-MLF®, 16-VFQFN Exposed Pad
Ratio - Input:Output [custom]1:3
TypeDivider, Fanout Buffer (Distribution)
Voltage - Supply [Max]3.63 V
Voltage - Supply [Min]2.97 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyTape & Reel (TR) 1000$ 5.95
Microchip DirectT/R 1$ 7.85
25$ 6.55
100$ 5.95
1000$ 5.75
5000$ 5.69

Description

General part information

SY89873L Series

This 3.3V low-skew, low-jitter, precision LVDS output clock divider accepts any high-speed differential clock input (AC- or DC-coupled) CML, LVPECL, HSTL or LVDS and divides down the frequency using a programmable divider ratio to create a frequency-locked, lower speed version of the input clock. The SY89873L includes two output banks. Bank A is an exact copy of the input clock (pass through) with matched propagation delay to Bank B, the divided output bank. Available divider ratios are 2, 4, 8 and 16. In a typical 622MHz clock system this would provide availability of 311MHz, 155MHz, 77MHz or 38MHz auxiliary clock components.

The differential input buffer has a unique internal termination design that allows access to the termination network through a VT pin. This feature allows the device to easily interface to all AC- or DC-coupled differential logic standards. A VREF-AC reference is included for AC-coupled applications.The SY89873L is part of Micrel's high-speed Precision Edge® timing and distribution family. For 2.5V applications, consider the SY89872U. For applications that require an LVPECL output, consider the SY89871U.The /RESET input asynchronously resets the divider outputs (Bank B). In the pass-through function (Bank A) the /RESET synchronously enables or disables the outputs on the next falling edge of IN (rising edge of /N). Refer to the Timing Diagram.