
ADS54J66IRMPT
ActiveQUAD-CHANNEL, 14-BIT, 500-MSPS ANALOG-TO-DIGITAL CONVERTER (ADC)
Deep-Dive with AI
Search across all available documentation for this part.

ADS54J66IRMPT
ActiveQUAD-CHANNEL, 14-BIT, 500-MSPS ANALOG-TO-DIGITAL CONVERTER (ADC)
Technical Specifications
Parameters and characteristics for this part
| Specification | ADS54J66IRMPT |
|---|---|
| Mounting Type | Surface Mount |
| Package / Case | 72-VFQFN Exposed Pad |
| Supplier Device Package | 72-VQFN (10x10) |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
| Distributor | Package | Quantity | $ | |
|---|---|---|---|---|
| Digikey | Tape & Reel (TR) | 250 | $ 601.25 | |
| Texas Instruments | SMALL T&R | 1 | $ 641.65 | |
| 100 | $ 580.81 | |||
| 250 | $ 564.21 | |||
| 1000 | $ 553.15 | |||
Description
General part information
ADS54J66 Series
The ADS54J66 is a low-power, wide-bandwidth, 14-bit, 500-MSPS, quad-channel, telecom receiver device. The ADS54J66 supports a JESD204B serial interface with data rates up to 10 Gbps with one lane per channel. The buffered analog input provides uniform input impedance across a wide frequency range and minimizes sample-and-hold glitch energy. The ADS54J66 provides excellent spurious-free dynamic range (SFDR) over a large input frequency range with very low power consumption. The digital signal processing block includes complex mixers followed by low-pass filters with decimate-by-2 and -4 options supporting up to 200-MHz receive bandwidth.
The JESD204B interface reduces the number of interface lines, thus allowing high system integration density. An internal phase-locked loop (PLL) multiplies the incoming analog-to-digital converter (ADC) sampling clock to derive the bit clock, which is used to serialize the 14-bit data from each channel.
The ADS54J66 is a low-power, wide-bandwidth, 14-bit, 500-MSPS, quad-channel, telecom receiver device. The ADS54J66 supports a JESD204B serial interface with data rates up to 10 Gbps with one lane per channel. The buffered analog input provides uniform input impedance across a wide frequency range and minimizes sample-and-hold glitch energy. The ADS54J66 provides excellent spurious-free dynamic range (SFDR) over a large input frequency range with very low power consumption. The digital signal processing block includes complex mixers followed by low-pass filters with decimate-by-2 and -4 options supporting up to 200-MHz receive bandwidth.
Documents
Technical documentation and resources