
STM32L562ZET6
ActiveULTRA-LOW-POWER WITH FPU ARM CORTEX-M33 WITH TRUST ZONE, MCU 110 MHZ WITH 512 KBYTES OF FLASH MEMORY
Deep-Dive with AI
Search across all available documentation for this part.

STM32L562ZET6
ActiveULTRA-LOW-POWER WITH FPU ARM CORTEX-M33 WITH TRUST ZONE, MCU 110 MHZ WITH 512 KBYTES OF FLASH MEMORY
Deep-Dive with AI
Technical Specifications
Parameters and characteristics for this part
| Specification | STM32L562ZET6 |
|---|---|
| Connectivity | QSPI, SPI, UART/USART, USB, I2C, LINbus, IrDA, SAI, CANbus, MMC/SD |
| Core Processor | ARM® Cortex®-M33 |
| Core Size | 32-Bit |
| Data Converters | D/A 2x12b, A/D 16x12b |
| Mounting Type | Surface Mount |
| Number of I/O | 115 |
| Operating Temperature [Max] | 85 C |
| Operating Temperature [Min] | -40 ¯C |
| Oscillator Type | Internal |
| Package / Case | 144-LQFP |
| Peripherals | DMA, PWM, Brown-out Detect/Reset, WDT |
| Program Memory Size | 512 KB |
| Program Memory Type | FLASH |
| RAM Size | 256 K |
| Speed | 110 MHz |
| Supplier Device Package | 144-LQFP (20x20) |
| Voltage - Supply (Vcc/Vdd) [Max] | 3.6 V |
| Voltage - Supply (Vcc/Vdd) [Min] | 1.71 V |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
Description
General part information
STM32L562ZE Series
The STM32L562xx devices are an ultra-low-power microcontrollers family (STM32L5 Series) based on the high-performance Arm®Cortex®-M33 32-bit RISC core. They operate at a frequency of up to 110 MHz.
The Cortex®-M33 core features a single-precision floating-point unit (FPU), which supports all the Arm®single-precision data-processing instructions and all the data types. The Cortex®-M33 core also implements a full set of DSP (digital signal processing) instructions and a memory protection unit (MPU) which enhances the application’s security.
These devices embed high-speed memories (512 Kbytes of Flash memory and 256 Kbytes of SRAM), a flexible external memory controller (FSMC) for static memories (for devices with packages of 100 pins and more), an Octo-SPI Flash memories interface (available on all packages) and an extensive range of enhanced I/Os and peripherals connected to two APB buses, two AHB buses and a 32-bit multi-AHB bus matrix.
Documents
Technical documentation and resources