
74HC175D,653
ActiveFLIP FLOP, 74HC175, D, 30 NS, 89 MHZ, 5.2 MA, 16 PINS, SOIC
Deep-Dive with AI
Search across all available documentation for this part.

74HC175D,653
ActiveFLIP FLOP, 74HC175, D, 30 NS, 89 MHZ, 5.2 MA, 16 PINS, SOIC
Deep-Dive with AI
Technical Specifications
Parameters and characteristics for this part
| Specification | 74HC175D,653 |
|---|---|
| Clock Frequency | 89 MHz |
| Current - Output High, Low [custom] | 5.2 mA |
| Current - Output High, Low [custom] | 5.2 mA |
| Current - Quiescent (Iq) | 8 ÁA |
| Input Capacitance | 3.5 pF |
| Max Propagation Delay @ V, Max CL | 30 ns |
| Mounting Type | Surface Mount |
| Number of Bits per Element | 4 |
| Number of Elements | 1 |
| Operating Temperature [Max] | 125 °C |
| Operating Temperature [Min] | -40 °C |
| Output Type | Complementary |
| Package / Case | 16-SOIC |
| Package / Case | 0.154 in, 3.9 mm |
| Supplier Device Package | 16-SO |
| Trigger Type | Positive Edge |
| Type | D-Type |
| Voltage - Supply [Max] | 6 V |
| Voltage - Supply [Min] | 2 V |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
| Distributor | Package | Quantity | $ | |
|---|---|---|---|---|
| Digikey | N/A | 1260 | $ 0.46 | |
Description
General part information
74HC175D Series
The 74HC175; 74HCT175 is a quad positive-edge triggered D-type flip-flop with individual data inputs (Dn) and complementary outputs (Qn andQn). The common clock (CP) and master reset (MR) inputs load and reset all flip-flops simultaneously. The D-input that meets the set-up and hold time requirements on the LOW-to-HIGH clock transition will be stored in the flip-flop and appear at the Q output. A LOW onMRcauses the flip-flops and outputs to be reset LOW. Inputs include clamp diodes. This enables the use of current limiting resistors to interface inputs to voltages in excess of VCC.
Documents
Technical documentation and resources