Zenode.ai Logo
Beta
EV-ADF4377SD1Z
Development Boards, Kits, Programmers

EV-ADF4377SD1Z

Active
Analog Devices

EVALUATION BOARD, ADF4377BCCZ, FREQUENCY SYNTHESIZER, CLOCK AND TIMING

Deep-Dive with AI

Search across all available documentation for this part.

EV-ADF4377SD1Z
Development Boards, Kits, Programmers

EV-ADF4377SD1Z

Active
Analog Devices

EVALUATION BOARD, ADF4377BCCZ, FREQUENCY SYNTHESIZER, CLOCK AND TIMING

Deep-Dive with AI

Technical Specifications

Parameters and characteristics for this part

SpecificationEV-ADF4377SD1Z
ContentsBoard(s)
EmbeddedFalse
FunctionFrequency Synthesizer
Primary AttributesSingle Integer-N PLL with VCO
Secondary AttributesGraphical User Interface (GUI)
Supplied ContentsBoard(s)
TypeTiming
Utilized IC / PartADF4377

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyBox 1$ 451.04
NewarkEach 1$ 470.00

Description

General part information

ADF4377 Series

integer-N phased locked loop (PLL) with an integrated voltage controlled oscillator (VCO) ideally suited for data converter and mixed signal front end (MxFE) clock applications. The high performance PLL has a figure of merit of −239 dBc/Hz, ultralow 1/f noise, and a high phase frequency detector (PFD) frequency that can achieve ultralow in-band noise and integrated jitter. The fundamental VCO and output divider of the ADF4377 generate frequencies from 800 MHz to 12.8 GHz. The ADF4377 integrates all necessary power supply bypass capacitors, saving board space on compact boards.For multiple data converter and MxFE clock applications, the ADF4377 simplifies clock alignment and calibration routines required with other clock solutions by implementing the automatic reference to output synchronization feature, the matched reference to output delays across process, voltage, and temperature feature, and the less than ±0.1 ps, jitter free reference to output delay adjustment capability feature.These features allow for predictable and precise multichip clock and system reference (SYSREF) alignment. JESD204B and JESD204C Subclass 1 solutions are supported by pairing the ADF4377 with an integrated circuit (IC) that distributes pairs of reference and SYSREF signals.APPLICATIONSHigh performance data converter and MxFE clockingWireless infrastructure (MC-GSM, 5G)Test and measurement

Documents

Technical documentation and resources