
LAN9250V/ML
Active10/100 INDUSTRIAL ETHERNET CONTROLLER & PHY 64 QFN 9X9X0.9MM TRAY ROHS COMPLIANT: YES
Deep-Dive with AI
Search across all available documentation for this part.

LAN9250V/ML
Active10/100 INDUSTRIAL ETHERNET CONTROLLER & PHY 64 QFN 9X9X0.9MM TRAY ROHS COMPLIANT: YES
Technical Specifications
Parameters and characteristics for this part
| Specification | LAN9250V/ML |
|---|---|
| Function | Controller |
| Interface | I2C, SPI |
| Operating Temperature [Max] | 105 ░C |
| Operating Temperature [Min] | -40 °C |
| Package / Case | 64-VFQFN Exposed Pad |
| Protocol | Ethernet |
| Standards | 10/100 Base-T/TX PHY |
| Supplier Device Package | 64-QFN (9x9) |
| Voltage - Supply [Max] | 3.3 V |
| Voltage - Supply [Min] | 1.8 V |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
| Distributor | Package | Quantity | $ | |
|---|---|---|---|---|
| Digikey | Tray | 260 | $ 7.64 | |
| Microchip Direct | TRAY | 1 | $ 9.49 | |
| 25 | $ 7.90 | |||
| 100 | $ 7.18 | |||
| 1000 | $ 6.63 | |||
| 5000 | $ 6.31 | |||
| Newark | Each | 100 | $ 7.40 | |
Description
General part information
LAN9250 Series
The LAN9250 is a full-featured, single-chip 10/100 Ethernet controller designed for embedded applications where performance, flexibility, ease of integration and system cost control are required. The LAN9250 has been specifically designed to provide high performance and throughput for 16-bit applications. The LAN9250 complies with the IEEE802.3 (full/half-duplex 10BASE-T and 100BASE-TX) Ethernet protocol, IEEE 802.3az Energy Efficient Ethernet (EEE) (100Mbps only), and the IEEE 1588v2 precision time protocol. 100BASE-FX is supported via an external fiber transceiver.
The LAN9250 includes an integrated Ethernet MAC and PHY with a high-performance SRAM-like slave interface. For additional design flexibility SPI and SQI interfaces are also supported. The integrated checksum offload engines enable the automatic generation of the 16-bit checksum for received and transmitted Ethernet frames, offloading the task from the CPU. The LAN9250 also includes large transmit and receive data FIFOs to accommodate high latency applications. In addition, the LAN9250 memory buffer architecture allows highly efficient use of memory resources by optimizing packet granularity. The LAN9250 also supports features which reduce or eliminate packet loss. The internal 16-KByte SRAM can hold over 200 received packets. If the receive FIFO gets too full, the LAN9250 can automatically generate flow control packets to the remote node, or assert back-pressure on the remote node by generating network collisions.
The LAN9250 can be configured to operate via a single 3.3V supply utilizing an integrated 3.3V to 1.2V linear regulator. The linear regulator may be optionally disabled, allowing usage of a high efficiency external regulator for lower system power dissipation
Documents
Technical documentation and resources