
SN74ALVCH16270DL
Active12-BIT TO 24-BIT REGISTERED BUS EXCHANGER WITH 3-STATE OUTPUTS
Deep-Dive with AI
Search across all available documentation for this part.

SN74ALVCH16270DL
Active12-BIT TO 24-BIT REGISTERED BUS EXCHANGER WITH 3-STATE OUTPUTS
Deep-Dive with AI
Technical Specifications
Parameters and characteristics for this part
| Specification | SN74ALVCH16270DL |
|---|---|
| Current - Output High, Low | 24 mA |
| Logic Type | Registered Bus Exchanger |
| Mounting Type | Surface Mount |
| Number of Circuits [Max] | 24 Bit |
| Number of Circuits [Min] | 12 |
| Operating Temperature [Max] | 85 °C |
| Operating Temperature [Min] | -40 °C |
| Package / Case | 0.295 in |
| Package / Case | 56-BSSOP |
| Package / Case | 7.5 mm |
| Supplier Device Package | 56-SSOP |
| Voltage - Supply [Max] | 3.6 V |
| Voltage - Supply [Min] | 1.65 V |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
| Distributor | Package | Quantity | $ | |
|---|---|---|---|---|
| Digikey | Tube | 540 | $ 1.69 | |
| Texas Instruments | TUBE | 1 | $ 2.15 | |
| 100 | $ 1.77 | |||
| 250 | $ 1.27 | |||
| 1000 | $ 0.96 | |||
Description
General part information
SN74ALVCH16270 Series
This 12-bit to 24-bit registered bus exchanger is designed for 1.65-V to 3.6-V VCCoperation.
The SN74ALVCH16270 is used in applications in which data must be transferred from a narrow high-speed bus to a wide lower-frequency bus.
The device provides synchronous data exchange between the two ports. Data is stored in the internal registers on the low-to-high transition of the clock (CLK) input when the appropriate CLKEN\ inputs are low. The select (SEL)\ line selects 1B or 2B data for the A outputs. For data transfer in the A-to-B direction, a two-stage pipeline is provided in the A-to-1B path, with a single storage register in the A-to-2B path. Proper control of the CLKENA\ inputs allows two sequential 12-bit words to be presented synchronously as a 24-bit word on the B port. Data flow is controlled by the active-low output enables (OEA\, OEB\). The control terminals are registered to synchronize the bus-direction changes with CLK.
Documents
Technical documentation and resources