Zenode.ai Logo
Beta
VQFN / 16
Integrated Circuits (ICs)

SY89872UMG

Active
Microchip Technology

CLOCK BUFFER, DIVIDER, FANOUT 3.2 GHZ TO 2 OUTPUTS, 2.375 V TO 2.625 V, 16 PINS, QFN-EP

VQFN / 16
Integrated Circuits (ICs)

SY89872UMG

Active
Microchip Technology

CLOCK BUFFER, DIVIDER, FANOUT 3.2 GHZ TO 2 OUTPUTS, 2.375 V TO 2.625 V, 16 PINS, QFN-EP

Technical Specifications

Parameters and characteristics for this part

SpecificationSY89872UMG
Differential - Input:Output [custom]True
Differential - Input:Output [custom]True
Frequency - Max [Max]2 GHz
InputLVPECL, HSTL, CML, LVDS
Mounting TypeSurface Mount
Number of Circuits1
Operating Temperature [Max]85 °C
Operating Temperature [Min]-40 °C
OutputLVDS
Package / Case16-MLF®, 16-VFQFN Exposed Pad
Ratio - Input:Output [custom]1:3
TypeDivider, Fanout Buffer (Distribution)
Voltage - Supply [Max]2.625 V
Voltage - Supply [Min]2.375 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyTube 1$ 13.40
25$ 11.15
100$ 10.15
Microchip DirectTUBE 1$ 13.40
25$ 11.15
100$ 10.15
1000$ 8.46
5000$ 7.81
10000$ 7.26

Description

General part information

SY89872U Series

This 2.5V low-skew, low-jitter, precision LVDS output clock divider accepts any high-speed differential clock input (AC or DC-coupled) CML, LVPECL, HSTL or LVDS and divides down the frequency using a programmable divider ratio to create a frequency-locked, lower speed version of the input clock. The SY89872U includes two output banks. Bank A is an exact copy of the input clock (pass through) with matched propagation delay to Bank B, the divided output bank.Available divider ratios are 2, 4, 8 and 16. In a typical 622MHz clock system this would provide availability of 311MHz, 155MHz, 77MHz or 38MHz auxiliary clock components.

The differential input buffer has a unique internal termination design that allows access to the termination network through a VT pin. This feature allows the device to easily interface to different logic standards. A VREF- AC reference is included for AC-coupled applications.The SY89872U is part of Micrel's high-speed Precision Edge® timing and distribution family. For 3.3V applications, consider the SY89873L. For applications that require an LVPECL output, consider the SY89872U.The /RESET input asynchronously resets the divider outputs (Bank B). In the pass-through function (Bank A) the /RESET synchronously enables or disables the outputs on the next falling edge of IN (rising edge of /IN). Refer to the "Timing Diagram."