
STM32WB55RGV6
ActiveULTRA-LOW-POWER DUAL CORE ARM CORTEX-M4 MCU 64 MHZ, CORTEX-M0+ 32 MHZ WITH 1 MBYTE OF FLASH MEMORY, BLUETOOTH LE 5.4, 802.15.4, ZIGBEE, THREAD, MATTER, USB, LCD, AES-256

STM32WB55RGV6
ActiveULTRA-LOW-POWER DUAL CORE ARM CORTEX-M4 MCU 64 MHZ, CORTEX-M0+ 32 MHZ WITH 1 MBYTE OF FLASH MEMORY, BLUETOOTH LE 5.4, 802.15.4, ZIGBEE, THREAD, MATTER, USB, LCD, AES-256
Technical Specifications
Parameters and characteristics for this part
| Specification | STM32WB55RGV6 |
|---|---|
| Current - Receiving [Max] | 7.9 mA |
| Current - Receiving [Min] | 4.5 mA |
| Current - Transmitting [Max] | 12.7 mA |
| Current - Transmitting [Min] | 5.2 mA |
| Data Rate (Max) [Max] | 2 Mbps |
| Frequency [Max] | 2.48 GHz |
| Frequency [Min] | 2.405 GHz |
| GPIO | 49 |
| Memory Size | 1 MB, 256 kB |
| Modulation | GFSK |
| Mounting Type | Surface Mount |
| Operating Temperature [Max] | 85 C |
| Operating Temperature [Min] | -40 ¯C |
| Package / Case | 68-VFQFN Exposed Pad |
| Power - Output | 6 dBm |
| Protocol | Bluetooth v5.3, Zigbee®, Thread |
| RF Family/Standard | 802.15.4, Bluetooth |
| Sensitivity | -100 dBm |
| Serial Interfaces | I2C, SPI, ADC, UART, USB, USART |
| Supplier Device Package | 68-VFQFPN (8x8) |
| Type | TxRx + MCU |
| Voltage - Supply [Max] | 3.6 V |
| Voltage - Supply [Min] | 1.71 V |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
Description
General part information
STM32WB55RG Series
The STM32WB55xx and STM32WB35xx multiprotocol wireless and ultra-low-power devices embed a powerful and ultra-low-power radio compliant with the Bluetooth®Low Energy SIG specification 5.4 and with IEEE 802.15.4-2011. They contain a dedicated Arm®Cortex®-M0+ for performing all the real-time low layer operation.
The devices are designed to be extremely low-power and are based on the high-performance Arm®Cortex®-M4 32-bit RISC core operating at a frequency of up to 64 MHz. This core features a Floating point unit (FPU) single precision that supports all Arm®single-precision data-processing instructions and data types. It also implements a full set of DSP instructions and a memory protection unit (MPU) that enhances application security.
Enhanced inter-processor communication is provided by the IPCC with six bidirectional channels. The HSEM provides hardware semaphores used to share common resources between the two processors.
Documents
Technical documentation and resources