Zenode.ai Logo
Beta
64-LFCSP-VQ
Integrated Circuits (ICs)

AD9212ABCPZRL7-65

Obsolete
Analog Devices

OCTAL, 10-BIT, 40 MSPS/65 MSPS, SERIAL LVDS, 1.8 V ADC

Deep-Dive with AI

Search across all available documentation for this part.

64-LFCSP-VQ
Integrated Circuits (ICs)

AD9212ABCPZRL7-65

Obsolete
Analog Devices

OCTAL, 10-BIT, 40 MSPS/65 MSPS, SERIAL LVDS, 1.8 V ADC

Deep-Dive with AI

Technical Specifications

Parameters and characteristics for this part

SpecificationAD9212ABCPZRL7-65
ArchitecturePipelined
ConfigurationADC
Data InterfaceLVDS - Serial
FeaturesSimultaneous Sampling
Input TypeSingle Ended, Differential
Mounting TypeSurface Mount
Number of A/D Converters8
Number of Bits [custom]10
Number of Inputs8
Operating Temperature [Max]85 °C
Operating Temperature [Min]-40 °C
Package / Case64-VFQFN Exposed Pad, CSP
Ratio - S/H:ADC1:1
Reference TypeInternal
Sampling Rate (Per Second)65 M
Supplier Device Package64-LFCSP-VQ (9x9)
Voltage - Supply, Analog1.8 V
Voltage - Supply, Digital1.8 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyBulk 6$ 55.01

Description

General part information

AD9212 Series

The AD9212 is an octal, 10-bit, 40 MSPS/65 MSPS ADC with an on-chip sample-and-hold circuit designed for low cost, low power, small size, and ease of use. Operating at a conversion rate of up to 65 MSPS, it is optimized for outstanding dynamic performance and low power in applications where a small package size is critical.The ADC requires a single 1.8 V power supply and LVPECL-/ CMOS-/LVDS-compatible sample rate clock for full performance operation. No external reference or driver components are required for many applications.The ADC automatically multiplies the sample rate clock for the appropriate LVDS serial data rate. A data clock (DCO) for capturing data on the output and a frame clock (FCO) for signaling a new output byte are provided. Individual channel power-down is supported and typically consumes less than 2 mW when all channels are disabled.The ADC contains several features designed to maximize flexibility and minimize system cost, such as programmable clock and data alignment and programmable digital test pattern generation. The available digital test patterns include built-in deterministic and pseudorandom patterns, along with custom user- defined test patterns entered via the serial port interface (SPI).The AD9212 is available in a RoHS-compliant, 64-lead LFCSP. It is specified over the industrial temperature range of −40°C to +85°C.PRODUCT HIGHLIGHTSSmall Footprint. Eight ADCs are contained in a small package.Low Power of 100 mW per Channel at 65 MSPS.Ease of Use. A data clock output (DCO) operates up to 300 MHz and supports double data rate (DDR) operation.User Flexibility. SPI control offers a wide range of flexible features to meet specific system requirements.Pin-Compatible Family. This includes theAD9222(12-bit) andAD9252(14-bit).APPLICATIONSMedical imaging and nondestructive ultrasoundPortable ultrasound and digital beam-forming systemsQuadrature radio receiversDiversity radio receiversTape drivesOptical networkingTest equipment