Zenode.ai Logo
Beta
STMICROELECTRONICS M95128-DRMN3TP/K
Isolators

STGAP2SCMTR

Active
STMicroelectronics

GALVANICALLY ISOLATED 4 A SINGLE GATE DRIVER

Deep-Dive with AI

Search across all available documentation for this part.

STMICROELECTRONICS M95128-DRMN3TP/K
Isolators

STGAP2SCMTR

Active
STMicroelectronics

GALVANICALLY ISOLATED 4 A SINGLE GATE DRIVER

Technical Specifications

Parameters and characteristics for this part

SpecificationSTGAP2SCMTR
Common Mode Transient Immunity (Min) [Min]100 V/ns
Current - Output High, Low [custom]4 A
Current - Output High, Low [custom]4 A
Mounting TypeSurface Mount
Number of Channels [custom]1
Operating Temperature [Max]125 °C
Operating Temperature [Min]-40 C
Package / Case0.154 in
Package / Case8-SOIC
Package / Case3.9 mm
Propagation Delay tpLH / tpHL (Max) [Max]100 ns
Pulse Width Distortion (Max) [Max]20 ns
Rise / Fall Time (Typ)30 ns
Rise / Fall Time (Typ)30 ns
Supplier Device Package8-SO
TechnologyMagnetic Coupling
Voltage - Isolation1700 VDC
Voltage - Output Supply [Max]5.5 V
Voltage - Output Supply [Min]3 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyN/A 16278$ 1.96
NewarkEach (Supplied on Cut Tape) 1$ 2.19
10$ 1.86
25$ 1.77
50$ 1.69
100$ 1.61
250$ 1.54
500$ 1.49

Description

General part information

STGAP2S Series

The STGAP2S is a single gate driver which provides galvanic isolation between the gate driving channel and the low voltage control and interface circuitry.

The gate driver is characterized by 4 A capability and rail-to-rail outputs, making the device also suitable for mid and high power applications such as power conversion and motor driver inverters in industrial applications. The device is available in two different configurations. The configuration with separated output pins allows to independently optimize turn-on and turn-off by using dedicated gate resistors. The configuration featuring single output pin and Miller CLAMP function prevents gate spikes during fast commutations in half-bridge topologies. Both configurations provide high flexibility and bill of material reduction for external components.

The device integrates UVLO and thermal shutdown protection functions to facilitate the design of highly reliable systems. Dual input pins allow the selection of signal polarity control and implementation of HW interlocking protection to avoid cross-conduction in case of controller malfunction. The input to output propagation delay is less than 75 ns, which delivers high PWM control accuracy. A standby mode is available to reduce idle power consumption.