Zenode.ai Logo
Beta
LAN9662

LAN9662 Series

4-Port TSN Gigabit Ethernet Switch with End-Point

Manufacturer: Microchip Technology

Catalog

4-Port TSN Gigabit Ethernet Switch with End-Point

Key Features

• 802.1Qbv (TAS)
• 802.1Qav (CBS)
• 802.1Qch (CQF)
• 802.1Qci (PSFP)
• 802.1AS-2020
• 802.1CB (FRER)
• 802.1Qbu/802.3br (Frame Preemption)
• Up to 4x 1G ports
• Industrial Ethernet Real-Time Engine
• Fully managed L2 switching features
• Industrial Temperature Range
[• Microchip Ethernet Switch API (MESA)](https://www.microchip.com/en-us/product/VSC6803)

Description

AI
The LAN9662 is part of a family (LAN966x) of compact and cost-effective, multi-port Gigabit AVB/TSN Ethernet Switches with two integrated 10/100/1000BASE-T PHYs and a 600 MHz ARM Cortex A7 CPU subsystem. The LAN9662 includes four ports in addition to an Industrial Ethernet (IE) protocol Real-Time Engine (RTE) suited for meshed and daisy-chained low latency operation. In addition to the two integrated PHYs, the LAN9662 supports up to 2 RGMII/RMII, up to 2 1000BASE-X/SerDes/2.5GBASE-X/KX, and up to 1 Quad-SGMII/Quad-USGMII interfaces. Support for 802.3bz 2.5G Ethernet via SGMII+ The LAN9662 is designed for [PROFINET](https://www.microchip.com/en-us/products/high-speed-networking-and-video/ethernet/profinet-technology) RT, PROFINET v2.4 TSN, and OPC UA PubSub automation networks at the field level, supporting asynchronous and low cycle time synchronous operation. With its four Gigabit Ethernet ports in combination with the Industrial Ethernet Real-Time Engine, low latency chain, tree, and meshed topologies are possible for PROFINET and OPC UA PubSub, while also supporting low latency cut-through daisy-chains for OPC UA PubSub summation frames (aka aggregation frame and modify-on-the-fly). To obtain the LAN9662 register file, [click here](https://github.com/microchip-ung/lan9662_reginfo). VSC6803 (MESA) API and associated documentation is available [here](https://www.microchip.com/en-us/product/VSC6803). Switchdev support available via Linux mainline. BSP documentation is available [here](https://microchip-ung.github.io/bsp-doc/bsp). MERA (**M**icrochip **E**thernet **R**eal Time Engine **A**PI) and P-NET are available [here](https://github.com/microchip-ung/mera/releases/tag/v1.0) and [here](https://github.com/rtlabs-com/p-net/commit/de035b4867f2a65e7e63e5f884c5668d10063749). TFA (ARM Trusted Firmware) v2.8.17 is available [here](https://github.com/microchip-ung/arm-trusted-firmware/releases/tag/v2.8.17-mchp1). Microchip's complimentary and confidential [MicroCHECK](https://www.microchip.com/en-us/support/design-help/design-check-services) design review service, which offers insight from the initial concept to the final PCB layout, is available to customers who are using our products in their projects. You can confidently submit your design materials in a secure and private setting, and our expert engineers will provide individualized feedback to enhance your design. MicroCHECK design review service is subject to Microchip's [Program Terms and Conditions](https://www.microchip.com/en-us/support/design-help/design-check-services/design-check-services-program-terms-and-conditions) and requires a myMicrochip account.