Zenode.ai Logo
Beta
ADS6445-EP

ADS6445-EP Series

Quad-Channel, 14-Bit, 125-MSPS Analog-to-Digital Converter (ADC) - Enhanced-Product

Manufacturer: Texas Instruments

Catalog

Quad-Channel, 14-Bit, 125-MSPS Analog-to-Digital Converter (ADC) - Enhanced-Product

PartNumber of InputsSampling Rate (Per Second)Reference TypeRatio - S/H:ADCSupplier Device PackageConfigurationNumber of BitsVoltage - Supply, Analog [Max]Voltage - Supply, Analog [Min]Mounting TypeData InterfaceOperating Temperature [Max]Operating Temperature [Min]FeaturesNumber of A/D ConvertersPackage / CaseInput TypeVoltage - Supply, Digital [Max]Voltage - Supply, Digital [Min]Architecture
Texas Instruments-ADS42LB69IRGCR Analog to Digital Converters - ADCs 2-Channel Dual ADC Pipelined 250Msps 16-bit LVDS 64-Pin VQFN EP T/R
Texas Instruments
4
125 M
External
Internal
1:1
64-VQFN (9x9)
S/H-ADC
14
3.6 V
3 V
Surface Mount
LVDS - Serial
85 °C
-40 °C
Simultaneous Sampling
4
64-VFQFN Exposed Pad
Differential
3.6 V
3 V
Pipelined
Texas Instruments-ADS42LB69IRGCR Analog to Digital Converters - ADCs 2-Channel Dual ADC Pipelined 250Msps 16-bit LVDS 64-Pin VQFN EP T/R
Texas Instruments
4
125 M
External
Internal
1:1
64-VQFN (9x9)
S/H-ADC
14
3.6 V
3 V
Surface Mount
LVDS - Serial
85 °C
-40 °C
Simultaneous Sampling
4
64-VFQFN Exposed Pad
Differential
3.6 V
3 V
Pipelined
64-QFN
Texas Instruments
4
125 M
External
Internal
1:1
64-VQFN (9x9)
S/H-ADC
14
3.6 V
3 V
Surface Mount
LVDS - Serial
125 °C
-55 °C
Simultaneous Sampling
4
64-VFQFN Exposed Pad
Differential
3.6 V
3 V
Pipelined
64-QFN
Texas Instruments
4
125 M
External
Internal
1:1
64-VQFN (9x9)
S/H-ADC
14
3.6 V
3 V
Surface Mount
LVDS - Serial
85 °C
-40 °C
Simultaneous Sampling
4
64-VFQFN Exposed Pad
Differential
3.6 V
3 V
Pipelined

Key Features

Maximum Sample Rate: 125 MSPS14-Bit Resolution with No Missing CodesSimultaneous Sample and Hold3.5dB Coarse Gain and up to 6dB Programmable Fine Gain for SFDR/SNR Trade-OffSerialized LVDS Outputs with Programmable Internal Termination OptionSupports Sine, LVCMOS, LVPECL, LVDS Clock Inputs and Amplitude down to 400 mVPPInternal Reference with External Reference SupportNo External Decoupling Required for References3.3-V Analog and Digital Supply64 QFN Package (9 mm × 9 mm)Pin Compatible 12-Bit Family (ADS642X - SLAS532A)Feature Compatible Dual Channel Family (ADS624X - SLAS542A, ADS644X - SLAS543A)APPLICATIONSBase-Station IF ReceiversDiversity ReceiversMedical ImagingTest EquipmentMaximum Sample Rate: 125 MSPS14-Bit Resolution with No Missing CodesSimultaneous Sample and Hold3.5dB Coarse Gain and up to 6dB Programmable Fine Gain for SFDR/SNR Trade-OffSerialized LVDS Outputs with Programmable Internal Termination OptionSupports Sine, LVCMOS, LVPECL, LVDS Clock Inputs and Amplitude down to 400 mVPPInternal Reference with External Reference SupportNo External Decoupling Required for References3.3-V Analog and Digital Supply64 QFN Package (9 mm × 9 mm)Pin Compatible 12-Bit Family (ADS642X - SLAS532A)Feature Compatible Dual Channel Family (ADS624X - SLAS542A, ADS644X - SLAS543A)APPLICATIONSBase-Station IF ReceiversDiversity ReceiversMedical ImagingTest Equipment

Description

AI
The ADS6445/ADS6444/ADS6443/ADS6442 (ADS644X) is a family of high performance 14-bit 125/105/80/65 MSPS quad channel A-D converters. Serial LVDS data outputs reduce the number of interface lines, resulting in a compact 64-pin QFN package (9 mm × 9 mm) that allows for high system integration density. The device includes 3.5dB coarse gain option that can be used to improve SFDR performance with little degradation in SNR. In addition to the coarse gain, fine gain options also exist, programmable in 1dB steps up to 6dB. The output interface is 2-wire, where each ADC data is serialized and output over two LVDS pairs. This makes it possible to halve the serial data rate (compared to a 1-wire interface) and restrict it to less than 1Gbps easing receiver design. The ADS644X also includes the traditional 1-wire interface that can be used at lower sampling frequencies. An internal phase lock loop (PLL) multiplies the incoming ADC sampling clock to derive the bit clock. The bit clock is used to serialize the 14-bit data from each channel. In addition to the serial data streams, the frame and bit clocks are also transmitted as LVDS outputs. The LVDS output buffers have features such as programmable LVDS currents, current doubling modes and internal termination options. These can be used to widen eye-openings and improve signal integrity, easing capture by the receiver. The ADC channel outputs can be transmitted either as MSB or LSB first and 2s complement or straight binary. The ADS644X has internal references, but can also support an external reference mode. The device is specified over the industrial temperature range (–40°C to 85°C). The ADS6445/ADS6444/ADS6443/ADS6442 (ADS644X) is a family of high performance 14-bit 125/105/80/65 MSPS quad channel A-D converters. Serial LVDS data outputs reduce the number of interface lines, resulting in a compact 64-pin QFN package (9 mm × 9 mm) that allows for high system integration density. The device includes 3.5dB coarse gain option that can be used to improve SFDR performance with little degradation in SNR. In addition to the coarse gain, fine gain options also exist, programmable in 1dB steps up to 6dB. The output interface is 2-wire, where each ADC data is serialized and output over two LVDS pairs. This makes it possible to halve the serial data rate (compared to a 1-wire interface) and restrict it to less than 1Gbps easing receiver design. The ADS644X also includes the traditional 1-wire interface that can be used at lower sampling frequencies. An internal phase lock loop (PLL) multiplies the incoming ADC sampling clock to derive the bit clock. The bit clock is used to serialize the 14-bit data from each channel. In addition to the serial data streams, the frame and bit clocks are also transmitted as LVDS outputs. The LVDS output buffers have features such as programmable LVDS currents, current doubling modes and internal termination options. These can be used to widen eye-openings and improve signal integrity, easing capture by the receiver. The ADC channel outputs can be transmitted either as MSB or LSB first and 2s complement or straight binary. The ADS644X has internal references, but can also support an external reference mode. The device is specified over the industrial temperature range (–40°C to 85°C).