Zenode.ai Logo
Beta
LMK05318

LMK05318 Series

Ultra-low jitter single channel network synchronizer clock with BAW

Manufacturer: Texas Instruments

Catalog

Ultra-low jitter single channel network synchronizer clock with BAW

Key Features

One Digital Phase-Locked Loop (DPLL) With:Hitless Switching: ±50-ps Phase TransientProgrammable Loop Bandwidth With FastlockStandards-Compliant Synchronization and Holdover Using a Low-Cost TCXO/OCXOTwo Analog Phase-Locked Loops (APLLs) With Industry-Leading Jitter Performance:50-fs RMS Jitter at 312.5 MHz (APLL1)125-fs RMS Jitter at 155.52 MHz (APLL2)Two Reference Clock InputsPriority-Based Input SelectionDigital Holdover on Loss of ReferenceEight Clock Outputs With Programmable DriversUp to Six Different Output FrequenciesAC-LVDS, AC-CML, AC-LVPECL, HCSL, and 1.8-V LVCMOS Output FormatsEEPROM / ROM for Custom Clocks on Power-UpFlexible Configuration Options1 Hz (1 PPS) to 800 MHz on Input and OutputXO/TCXO/OCXO Input: 10 to 100 MHzDCO Mode: < 0.001 ppb/Step for Precise Clock Steering (IEEE 1588 PTP Slave)Advanced Clock Monitoring and StatusI2C or SPI InterfacePSNR: –83 dBc (50-mVpp Noise on 3.3-V Supply)3.3-V Supply With 1.8-V, 2.5-V, or 3.3-V OutputsIndustrial Temperature Range: –40°C to +85°COne Digital Phase-Locked Loop (DPLL) With:Hitless Switching: ±50-ps Phase TransientProgrammable Loop Bandwidth With FastlockStandards-Compliant Synchronization and Holdover Using a Low-Cost TCXO/OCXOTwo Analog Phase-Locked Loops (APLLs) With Industry-Leading Jitter Performance:50-fs RMS Jitter at 312.5 MHz (APLL1)125-fs RMS Jitter at 155.52 MHz (APLL2)Two Reference Clock InputsPriority-Based Input SelectionDigital Holdover on Loss of ReferenceEight Clock Outputs With Programmable DriversUp to Six Different Output FrequenciesAC-LVDS, AC-CML, AC-LVPECL, HCSL, and 1.8-V LVCMOS Output FormatsEEPROM / ROM for Custom Clocks on Power-UpFlexible Configuration Options1 Hz (1 PPS) to 800 MHz on Input and OutputXO/TCXO/OCXO Input: 10 to 100 MHzDCO Mode: < 0.001 ppb/Step for Precise Clock Steering (IEEE 1588 PTP Slave)Advanced Clock Monitoring and StatusI2C or SPI InterfacePSNR: –83 dBc (50-mVpp Noise on 3.3-V Supply)3.3-V Supply With 1.8-V, 2.5-V, or 3.3-V OutputsIndustrial Temperature Range: –40°C to +85°C

Description

AI
The LMK05318 is a high-performance network synchronizer clock device that provides jitter cleaning, clock generation, advanced clock monitoring, and superior hitless switching performance to meet the stringent timing requirements of communications infrastructure and industrial applications. The ultra-low jitter and high power supply noise rejection (PSNR) of the device can reduce bit error rates (BER) in high-speed serial links. The device can generate output clocks with 50-fs RMS jitter using TI’s proprietary Bulk Acoustic Wave (BAW) VCO technology, independent of the jitter and frequency of the XO and reference inputs. The DPLL supports programmable loop bandwidth for jitter and wander attenuation, while the two APLLs support fractional frequency translation for flexible clock generation. The synchronization options supported on the DPLL include hitless switching with phase cancellation, digital holdover, and DCO mode with less than 0.001-ppb (part per billion) frequency step size for precision clock steering (IEEE 1588 PTP slave). The DPLL can phase-lock to a 1-PPS (pulse-per-second) reference input and support optional zero-delay mode on one output to achieve deterministic input-to-output phase alignment with programmable offset. The advanced reference input monitoring block ensures robust clock fault detection and helps to minimize output clock disturbance when a loss of reference (LOR) occurs. The device can use a commonly available low-frequency TCXO or OCXO to set the free-run or holdover output frequency stability per synchronization standards. Otherwise, the device can use a standard XO when free-run or holdover frequency stability and wander are not critical. The device is fully programmable through I2C or SPI interface and supports custom frequency configuration on power up with the internal EEPROM or ROM. The EEPROM is factory pre-programmed and can be programmed in-system if needed. The LMK05318 is a high-performance network synchronizer clock device that provides jitter cleaning, clock generation, advanced clock monitoring, and superior hitless switching performance to meet the stringent timing requirements of communications infrastructure and industrial applications. The ultra-low jitter and high power supply noise rejection (PSNR) of the device can reduce bit error rates (BER) in high-speed serial links. The device can generate output clocks with 50-fs RMS jitter using TI’s proprietary Bulk Acoustic Wave (BAW) VCO technology, independent of the jitter and frequency of the XO and reference inputs. The DPLL supports programmable loop bandwidth for jitter and wander attenuation, while the two APLLs support fractional frequency translation for flexible clock generation. The synchronization options supported on the DPLL include hitless switching with phase cancellation, digital holdover, and DCO mode with less than 0.001-ppb (part per billion) frequency step size for precision clock steering (IEEE 1588 PTP slave). The DPLL can phase-lock to a 1-PPS (pulse-per-second) reference input and support optional zero-delay mode on one output to achieve deterministic input-to-output phase alignment with programmable offset. The advanced reference input monitoring block ensures robust clock fault detection and helps to minimize output clock disturbance when a loss of reference (LOR) occurs. The device can use a commonly available low-frequency TCXO or OCXO to set the free-run or holdover output frequency stability per synchronization standards. Otherwise, the device can use a standard XO when free-run or holdover frequency stability and wander are not critical. The device is fully programmable through I2C or SPI interface and supports custom frequency configuration on power up with the internal EEPROM or ROM. The EEPROM is factory pre-programmed and can be programmed in-system if needed.