Zenode.ai Logo
Beta
SQA48A
Integrated Circuits (ICs)

DS92LV2411SQX/NOPB

Active
Texas Instruments

5-MHZ TO 50-MHZ 24-BIT CHANNEL LINK II SERIALIZER

Deep-Dive with AI

Search across all available documentation for this part.

SQA48A
Integrated Circuits (ICs)

DS92LV2411SQX/NOPB

Active
Texas Instruments

5-MHZ TO 50-MHZ 24-BIT CHANNEL LINK II SERIALIZER

Technical Specifications

Parameters and characteristics for this part

SpecificationDS92LV2411SQX/NOPB
Data Rate1.2 Gbps
FunctionSerializer
Input TypeChannel Link II (LVCMOS)
Mounting TypeSurface Mount
Number of Inputs24
Number of Outputs1
Operating Temperature [Max]85 °C
Operating Temperature [Min]-40 °C
Output TypeChannel Link II (CML)
Package / Case48-WFQFN Exposed Pad
Supplier Device Package48-WQFN (7x7)
Voltage - Supply [Max]3.6 V, 1.89 V
Voltage - Supply [Min]3 V, 1.71 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyTape & Reel (TR) 2500$ 5.43
Texas InstrumentsLARGE T&R 1$ 7.61
100$ 6.20
250$ 4.88
1000$ 4.14

Description

General part information

DS92LV2411 Series

The DS92LV2411 (Serializer) and DS92LV2412 (Deserializer) chipset translates a parallel 24–bit LVCMOS data interface into a single high-speed CML serial interface with embedded clock information. This single serial stream eliminates skew issues between clock and data, reduces connector size and interconnect cost for transferring a 24-bit, or less, bus over FR-4 printed circuit board backplanes, differential or coax cables.

In addition to the 24-bit data bus interface, the DS92LV2411/12 also features a 3-bit control bus for slow speed signals. This allows implementing video and display applications with up to 24–bits per pixel (RGB888).

Programmable transmit de-emphasis, receive equalization, on-chip scrambling and DC balancing enables long distance transmission over lossy cables and backplanes. The DS92LV2412 automatically locks to incoming data without an external reference clock or special sync patterns, providing easy "plug-and-go" or "hot plug" operation. EMI is minimized by the use of low voltage differential signaling, receiver drive strength control, and spread spectrum clocking capability.