
CD54HCT75F3A
ActiveHIGH SPEED CMOS LOGIC DUAL 2-BIT BISTABLE TRANSPARENT LATCH
Deep-Dive with AI
Search across all available documentation for this part.

CD54HCT75F3A
ActiveHIGH SPEED CMOS LOGIC DUAL 2-BIT BISTABLE TRANSPARENT LATCH
Deep-Dive with AI
Technical Specifications
Parameters and characteristics for this part
| Specification | CD54HCT75F3A |
|---|---|
| Circuit | 2:2 |
| Current - Output High, Low [custom] | 4 mA |
| Current - Output High, Low [custom] | 4 mA |
| Delay Time - Propagation | 10 ns |
| Independent Circuits | 2 |
| Logic Type | D-Type Transparent Latch |
| Mounting Type | Through Hole |
| Operating Temperature [Max] | 125 °C |
| Operating Temperature [Min] | -55 °C |
| Output Type | Complementary |
| Package / Case | 7.62 mm, 0.3 in |
| Package / Case | 16-CDIP |
| Supplier Device Package | 16-CDIP |
| Voltage - Supply [Max] | 5.5 V |
| Voltage - Supply [Min] | 4.5 V |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
| Distributor | Package | Quantity | $ | |
|---|---|---|---|---|
| Texas Instruments | TUBE | 1 | $ 22.74 | |
| 100 | $ 19.86 | |||
| 250 | $ 15.31 | |||
| 1000 | $ 13.70 | |||
Description
General part information
CD54HCT75 Series
The ’HC75 and ’HCT75 are dual 2-bit bistable transparent latches. Each one of the 2-bit latches is controlled by separate Enable inputs (1E\ and 2E\) which are active LOW. When the Enable input is HIGH data enters the latch and appears at the Q output. When the Enable input (1E\ and 2E\) is LOW the output is not affected.
The ’HC75 and ’HCT75 are dual 2-bit bistable transparent latches. Each one of the 2-bit latches is controlled by separate Enable inputs (1E\ and 2E\) which are active LOW. When the Enable input is HIGH data enters the latch and appears at the Q output. When the Enable input (1E\ and 2E\) is LOW the output is not affected.
Documents
Technical documentation and resources