Zenode.ai Logo
Beta
48-TSOP
Integrated Circuits (ICs)

DS90CF363BMT/NOPB

Active
Texas Instruments

+3.3V FALLING EDGE LVDS TRANSMITTER 18-BIT FLAT PANEL DISPLAY (FPD) LINK - 65MHZ

Deep-Dive with AI

Search across all available documentation for this part.

48-TSOP
Integrated Circuits (ICs)

DS90CF363BMT/NOPB

Active
Texas Instruments

+3.3V FALLING EDGE LVDS TRANSMITTER 18-BIT FLAT PANEL DISPLAY (FPD) LINK - 65MHZ

Technical Specifications

Parameters and characteristics for this part

SpecificationDS90CF363BMT/NOPB
Mounting TypeSurface Mount
Package / Case48-TFSOP
Package / Case0.24 in
Package / Case [custom]6.1 mm
Supplier Device Package48-TSSOP
Voltage - Supply [Max]3.6 V
Voltage - Supply [Min]3 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyTube 1$ 3.87
10$ 3.48
38$ 3.29
114$ 2.85
266$ 2.70
532$ 2.57
Texas InstrumentsTUBE 1$ 3.79
100$ 3.09
250$ 2.43
1000$ 2.06

Description

General part information

DS90CF363B Series

The DS90CF363B transmitter converts 21 bits of CMOS/TTL data into three LVDS (Low Voltage Differential Signaling) data streams. A phase-locked transmit clock is transmitted in parallel with the data streams over a fourth LVDS link. Every cycle of the transmit clock 21 bits of input data are sampled and transmitted. At a transmit clock frequency of 65 MHz, 18 bits of RGB data and 3 bits of LCD timing and control data (FPLINE, FPFRAME, DRDY) are transmitted at a rate of 455 Mbps per LVDS data channel. Using a 65 MHz clock, the data throughput is 170 Mbytes/sec. The DS90CF363B is fixed as a Falling edge strobe transmitter and will interoperate with a Falling edge strobe Receiver (DS90CF366) without any translation logic.

This chipset is an ideal means to solve EMI and cable size problems associated with wide, high speed TTL interfaces.

The DS90CF363B transmitter converts 21 bits of CMOS/TTL data into three LVDS (Low Voltage Differential Signaling) data streams. A phase-locked transmit clock is transmitted in parallel with the data streams over a fourth LVDS link. Every cycle of the transmit clock 21 bits of input data are sampled and transmitted. At a transmit clock frequency of 65 MHz, 18 bits of RGB data and 3 bits of LCD timing and control data (FPLINE, FPFRAME, DRDY) are transmitted at a rate of 455 Mbps per LVDS data channel. Using a 65 MHz clock, the data throughput is 170 Mbytes/sec. The DS90CF363B is fixed as a Falling edge strobe transmitter and will interoperate with a Falling edge strobe Receiver (DS90CF366) without any translation logic.