Zenode.ai Logo
Beta
TSSOP (DGG)
Integrated Circuits (ICs)

SN74ALVC162836DGGR

Active
Texas Instruments

20-BIT UNIVERSAL BUS DRIVER WITH 3-STATE OUTPUTS

TSSOP (DGG)
Integrated Circuits (ICs)

SN74ALVC162836DGGR

Active
Texas Instruments

20-BIT UNIVERSAL BUS DRIVER WITH 3-STATE OUTPUTS

Technical Specifications

Parameters and characteristics for this part

SpecificationSN74ALVC162836DGGR
Current - Output High, Low [custom]12 mA
Current - Output High, Low [custom]12 mA
Logic TypeUniversal Bus Driver
Mounting TypeSurface Mount
Number of Circuits20-Bit
Operating Temperature [Max]85 °C
Operating Temperature [Min]-40 °C
Package / Case6.1 mm
Package / Case0.24 in
Package / Case56-TFSOP
Supplier Device Package56-TSSOP
Voltage - Supply [Max]3.6 V
Voltage - Supply [Min]1.65 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyCut Tape (CT) 1$ 5.64
10$ 5.07
25$ 4.79
100$ 4.15
250$ 3.94
500$ 3.53
1000$ 2.98
Digi-Reel® 1$ 5.64
10$ 5.07
25$ 4.79
100$ 4.15
250$ 3.94
500$ 3.53
1000$ 2.98
Tape & Reel (TR) 2000$ 2.67
Texas InstrumentsLARGE T&R 1$ 4.26
100$ 3.73
250$ 2.62
1000$ 2.11

Description

General part information

SN74ALVC162836 Series

This 20-bit universal bus driver is designed for 1.65-V to 3.6-V VCCoperation.

Data flow from A to Y is controlled by the output-enable (OE\) input. The device operates in the transparent mode when the latch-enable (LE\) input is low. When LE\ is high, the A data is latched if the clock (CLK) input is held at a high or low logic level. If LE\ is high, the A data is stored in the latch/flip-flop on the low-to-high transition of CLK. When OE\ is high, the outputs are in the high-impedance state.

The output port includes equivalent 26-series resistors to reduce overshoot and undershoot.