Zenode.ai Logo
Beta
TSSOP (PW)
Integrated Circuits (ICs)

CD74HC237PWT

Obsolete
Texas Instruments

HIGH SPEED CMOS LOGIC 3-TO-8 LINE DECODER DEMUTIPLEXER WITH ADDRESS LATCHES

Deep-Dive with AI

Search across all available documentation for this part.

TSSOP (PW)
Integrated Circuits (ICs)

CD74HC237PWT

Obsolete
Texas Instruments

HIGH SPEED CMOS LOGIC 3-TO-8 LINE DECODER DEMUTIPLEXER WITH ADDRESS LATCHES

Technical Specifications

Parameters and characteristics for this part

SpecificationCD74HC237PWT
Circuit1 x 3:8
Current - Output High, Low [custom]5.2 mA
Current - Output High, Low [custom]5.2 mA
Independent Circuits1
Mounting TypeSurface Mount
Operating Temperature [Max]125 °C
Operating Temperature [Min]-55 °C
Package / Case16-TSSOP
Package / Case [x]0.173 in
Package / Case [y]4.4 mm
Supplier Device Package16-TSSOP
TypeDecoder/Demultiplexer
Voltage - Supply [Max]6 V
Voltage - Supply [Min]2 V
Voltage Supply SourceSingle Supply

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyCut Tape (CT) 1$ 1.24
10$ 1.11
25$ 1.05
100$ 0.87
Digi-Reel® 1$ 1.24
10$ 1.11
25$ 1.05
100$ 0.87
Tape & Reel (TR) 250$ 0.81
500$ 0.72
750$ 0.56
1250$ 0.57
2500$ 0.53
6250$ 0.50
12500$ 0.48
Texas InstrumentsSMALL T&R 1$ 0.92
100$ 0.71
250$ 0.52
1000$ 0.37

Description

General part information

CD74HC237 Series

The CD74HC137, CD74HCT137, ’HC237, and CD74HCT237 are high speed silicon gate CMOS decoders well suited to memory address decoding or data routing applications. Both circuits feature low power consumption usually associated with CMOS circuitry, yet have speeds comparable to low power Schottky TTL logic.

Both circuits have three binary select inputs (A0, A1 and A2) that can be latched by an active High Latch Enable (LE) signal to isolate the outputs from select-input changes. A "Low" LE makes the output transparent to the input and the circuit functions as a one-of-eight decoder. Two Output Enable inputs (OE\1and OE0) are provided to simplify cascading and to facilitate demultiplexing. The demultiplexing function is accomplished by using the A0, A1, A2inputs to select the desired output and using one of the other Output Enable inputs as the data input while holding the other Output Enable input in its active state. In the CD74HC137 and CD74HCT137 the selected output is a "Low"; in the ’HC237 and CD74HCT237 the selected output is a "High".

The CD74HC137, CD74HCT137, ’HC237, and CD74HCT237 are high speed silicon gate CMOS decoders well suited to memory address decoding or data routing applications. Both circuits feature low power consumption usually associated with CMOS circuitry, yet have speeds comparable to low power Schottky TTL logic.