
ADC32J24IRGZT
Active2-CHANNEL DUAL ADC PIPELINED 125MSPS 12-BIT JESD204B 48-PIN VQFN EP T/R
Deep-Dive with AI
Search across all available documentation for this part.

ADC32J24IRGZT
Active2-CHANNEL DUAL ADC PIPELINED 125MSPS 12-BIT JESD204B 48-PIN VQFN EP T/R
Technical Specifications
Parameters and characteristics for this part
| Specification | ADC32J24IRGZT |
|---|---|
| Architecture | Pipelined |
| Configuration | ADC |
| Data Interface | JESD204B |
| Features | Simultaneous Sampling |
| Input Type | Differential |
| Mounting Type | Surface Mount |
| Number of A/D Converters | 2 |
| Number of Bits | 12 bits |
| Number of Inputs | 2 |
| Operating Temperature [Max] | 85 °C |
| Operating Temperature [Min] | -40 °C |
| Package / Case | 48-VFQFN Exposed Pad |
| Reference Type | External, Internal |
| Sampling Rate (Per Second) | 125 M |
| Supplier Device Package | 48-VQFN (7x7) |
| Voltage - Supply, Analog [Max] | 1.9 V |
| Voltage - Supply, Analog [Min] | 1.7 V |
| Voltage - Supply, Digital [Max] | 1.9 V |
| Voltage - Supply, Digital [Min] | 1.7 V |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
| Distributor | Package | Quantity | $ | |
|---|---|---|---|---|
| Digikey | Cut Tape (CT) | 1 | $ 39.75 | |
| Digi-Reel® | 1 | $ 39.75 | ||
| Tape & Reel (TR) | 250 | $ 31.09 | ||
| Texas Instruments | SMALL T&R | 1 | $ 33.64 | |
| 100 | $ 29.91 | |||
| 250 | $ 24.58 | |||
| 1000 | $ 21.99 | |||
Description
General part information
ADC32J24 Series
The ADC32J2x is a high-linearity, ultra-low power, dual-channel, 12-bit, 50-MSPS to 160-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. A clock input divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The devices support JESD204B interfaces in order to reduce the number of interface lines, thus allowing for high system integration density. The JESD204B interface is a serial interface, where the data of each ADC are serialized and output over only one differential pair. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock by 20 to derive the bit clock that is used to serialize the 12-bit data from each channel. The devices support subclass 1 with interface speeds up to 3.2 Gbps.
The ADC32J2x is a high-linearity, ultra-low power, dual-channel, 12-bit, 50-MSPS to 160-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. A clock input divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The devices support JESD204B interfaces in order to reduce the number of interface lines, thus allowing for high system integration density. The JESD204B interface is a serial interface, where the data of each ADC are serialized and output over only one differential pair. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock by 20 to derive the bit clock that is used to serialize the 12-bit data from each channel. The devices support subclass 1 with interface speeds up to 3.2 Gbps.