Zenode.ai Logo
Beta
JM38510/30601BFA
Integrated Circuits (ICs)

M38510/30608BEA

Active
Texas Instruments

PARALLEL-LOAD 8-BIT SHIFT REGISTERS

Deep-Dive with AI

Search across all available documentation for this part.

JM38510/30601BFA
Integrated Circuits (ICs)

M38510/30608BEA

Active
Texas Instruments

PARALLEL-LOAD 8-BIT SHIFT REGISTERS

Deep-Dive with AI

Technical Specifications

Parameters and characteristics for this part

SpecificationM38510/30608BEA
FunctionParallel or Serial to Serial
Logic TypeShift Register
Mounting TypeThrough Hole
Number of Bits per Element8
Number of Elements1
Operating Temperature [Max]125 °C
Operating Temperature [Min]-55 °C
Output TypeComplementary, Push-Pull
Package / Case7.62 mm, 0.3 in
Package / Case16-CDIP
Supplier Device Package16-CDIP
Voltage - Supply [Max]5.5 V
Voltage - Supply [Min]4.5 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
Texas InstrumentsTUBE 1$ 19.47
100$ 17.01
250$ 13.12
1000$ 11.73

Description

General part information

SN54LS165A Series

The ’165 and ’LS165A are 8-bit serial shift registers that shift the data in the direction of QAtoward QHwhen clocked. Parallel-in access to each stage is made available by eight individual, direct data inputs that are enabled by a low level at the shift/load (SH/LD\) input. These registers also feature gated clock (CLK) inputs and complementary outputs from the eighth bit. All inputs are diode-clamped to minimize transmission-line effects, thereby simplifying system design.

Clocking is accomplished through a two-input positive-NOR gate, permitting one input to be used as a clock-inhibit function. Holding either of the clock inputs high inhibits clocking, and holding either clock input low with SH/LD\ high enables the other clock input. Clock inhibit (CLK INH) should be changed to the high level only while CLK is high. Parallel loading is inhibited as long as SH/LD\ is high. Data at the parallel inputs are loaded directly into the register while SH/LD\ is low, independently of the levels of CLK, CLK INH, or serial (SER) inputs.

The ’165 and ’LS165A are 8-bit serial shift registers that shift the data in the direction of QAtoward QHwhen clocked. Parallel-in access to each stage is made available by eight individual, direct data inputs that are enabled by a low level at the shift/load (SH/LD\) input. These registers also feature gated clock (CLK) inputs and complementary outputs from the eighth bit. All inputs are diode-clamped to minimize transmission-line effects, thereby simplifying system design.