Zenode.ai Logo
Beta
56-VQFN-Exposed-Pad-RTQ
Integrated Circuits (ICs)

ADC3443IRTQR

Active
Texas Instruments

QUAD-CHANNEL, 14-BIT, 80-MSPS ANALOG-TO-DIGITAL CONVERTER (ADC)

56-VQFN-Exposed-Pad-RTQ
Integrated Circuits (ICs)

ADC3443IRTQR

Active
Texas Instruments

QUAD-CHANNEL, 14-BIT, 80-MSPS ANALOG-TO-DIGITAL CONVERTER (ADC)

Technical Specifications

Parameters and characteristics for this part

SpecificationADC3443IRTQR
Mounting TypeSurface Mount
Package / Case56-VFQFN Exposed Pad
Supplier Device Package56-QFN (8x8)

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyTape & Reel (TR) 2000$ 53.36
Texas InstrumentsLARGE T&R 1$ 56.78
100$ 55.07
250$ 45.85
1000$ 42.69

Description

General part information

ADC3443 Series

The ADC344x devices are a high-linearity, ultra-low power, quad-channel, 14-bit, 25-MSPS to 125-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. An input clock divider allows more flexibility for system clock architecture design while the SYSREF input enables complete system synchronization.

The ADC344x family supports serial low-voltage differential signaling (LVDS) to reduce the number of interface lines, thus allowing for high system integration density. The serial LVDS interface is two-wire, where each ADC data are serialized and output over two LVDS pairs. Optionally, a one-wire serial LVDS interface is available. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock to derive the bit clock that is used to serialize the 14-bit output data from each channel. In addition to the serial data streams, the frame and bit clocks are transmitted as LVDS outputs.

The ADC344x devices are a high-linearity, ultra-low power, quad-channel, 14-bit, 25-MSPS to 125-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. An input clock divider allows more flexibility for system clock architecture design while the SYSREF input enables complete system synchronization.