
DS90CF564MTDX/NOPB
ActiveLVDS 18-BIT COLOR FLAT PANEL DISPLAY (FPD) LINK - 65 MHZ
Deep-Dive with AI
Search across all available documentation for this part.

DS90CF564MTDX/NOPB
ActiveLVDS 18-BIT COLOR FLAT PANEL DISPLAY (FPD) LINK - 65 MHZ
Technical Specifications
Parameters and characteristics for this part
| Specification | DS90CF564MTDX/NOPB |
|---|---|
| Mounting Type | Surface Mount |
| Package / Case | 48-TFSOP |
| Package / Case | 0.24 in |
| Package / Case [custom] | 6.1 mm |
| Supplier Device Package | 48-TSSOP |
| Voltage - Supply [Max] | 5.25 V |
| Voltage - Supply [Min] | 4.75 V |
Pricing
Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly
| Distributor | Package | Quantity | $ | |
|---|---|---|---|---|
| Digikey | Cut Tape (CT) | 1 | $ 9.67 | |
| Digi-Reel® | 1 | $ 9.67 | ||
| Tape & Reel (TR) | 1000 | $ 5.48 | ||
| Texas Instruments | LARGE T&R | 1 | $ 7.40 | |
| 100 | $ 6.03 | |||
| 250 | $ 4.74 | |||
| 1000 | $ 4.02 | |||
Description
General part information
DS90CF564 Series
The DS90CF563 transmitter converts 21 bits of CMOS/TTL data into three LVDS (Low Voltage Differential Signaling) data streams. A phase-locked transmit clock is transmitted in parallel with the data streams over a fourth LVDS link. Every cycle of the transmit clock 21 bits of input data are sampled and transmitted. The DS90CF564 receiver converts the LVDS data streams back into 21 bits of CMOS/TTL data. At a transmit clock frequency of 65 MHz, 18 bits of RGB data and 3 bits of LCD timing and control data (FPLINE, FPFRAME, DRDY) are transmitted at a rate of 455 Mbps per LVDS data channel. Using a 65 MHz clock, the data throughput is 171 Mbytes per second. These devices are offered with falling edge data strobes for convenient interface with a variety of graphics and LCD panel controllers.
This chipset is an ideal means to solve EMI and cable size problems associated with wide, high speed TTL interfaces.
The DS90CF563 transmitter converts 21 bits of CMOS/TTL data into three LVDS (Low Voltage Differential Signaling) data streams. A phase-locked transmit clock is transmitted in parallel with the data streams over a fourth LVDS link. Every cycle of the transmit clock 21 bits of input data are sampled and transmitted. The DS90CF564 receiver converts the LVDS data streams back into 21 bits of CMOS/TTL data. At a transmit clock frequency of 65 MHz, 18 bits of RGB data and 3 bits of LCD timing and control data (FPLINE, FPFRAME, DRDY) are transmitted at a rate of 455 Mbps per LVDS data channel. Using a 65 MHz clock, the data throughput is 171 Mbytes per second. These devices are offered with falling edge data strobes for convenient interface with a variety of graphics and LCD panel controllers.
Documents
Technical documentation and resources