Zenode.ai Logo
Beta
48-VQFN-Exposed-Pad-RGZ
Integrated Circuits (ICs)

ADC3241IRGZT

Active
Texas Instruments

2-CHANNEL DUAL ADC PIPELINED 25MSPS 14-BIT SERIAL 48-PIN VQFN EP T/R

48-VQFN-Exposed-Pad-RGZ
Integrated Circuits (ICs)

ADC3241IRGZT

Active
Texas Instruments

2-CHANNEL DUAL ADC PIPELINED 25MSPS 14-BIT SERIAL 48-PIN VQFN EP T/R

Technical Specifications

Parameters and characteristics for this part

SpecificationADC3241IRGZT
ArchitecturePipelined
ConfigurationADC
Data InterfaceLVDS - Serial
FeaturesSimultaneous Sampling
Input TypeDifferential
Mounting TypeSurface Mount
Number of A/D Converters2
Number of Bits14
Number of Inputs2
Operating Temperature [Max]85 °C
Operating Temperature [Min]-40 °C
Package / Case48-VFQFN Exposed Pad
Reference TypeExternal, Internal
Sampling Rate (Per Second)25 M
Supplier Device Package48-VQFN (7x7)
Voltage - Supply, Analog [Max]1.9 V
Voltage - Supply, Analog [Min]1.7 V
Voltage - Supply, Digital [Max]1.9 V
Voltage - Supply, Digital [Min]1.7 V

Pricing

Prices provided here are for design reference only. For realtime values and availability, please visit the distributors directly

DistributorPackageQuantity$
DigikeyCut Tape (CT) 1$ 32.64
Digi-Reel® 1$ 32.64
Tape & Reel (TR) 250$ 24.52
Texas InstrumentsSMALL T&R 1$ 27.79
100$ 24.28
250$ 18.72
1000$ 16.74

Description

General part information

ADC3241 Series

The ADC324x are a high-linearity, ultra-low power, dual-channel, 14-bit, 25-MSPS to 125-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. An input clock divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The ADC324x family supports serial low-voltage differential signaling (LVDS) in order to reduce the number of interface lines, thus allowing for high system integration density. The serial LVDS interface is two-wire, where each ADC data are serialized and output over two LVDS pairs. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock to derive the bit clock that is used to serialize the 14-bit output data from each channel. In addition to the serial data streams, the frame and bit clocks are also transmitted as LVDS outputs.

The ADC324x are a high-linearity, ultra-low power, dual-channel, 14-bit, 25-MSPS to 125-MSPS, analog-to-digital converter (ADC) family. The devices are designed specifically to support demanding, high input frequency signals with large dynamic range requirements. An input clock divider allows more flexibility for system clock architecture design and the SYSREF input enables complete system synchronization. The ADC324x family supports serial low-voltage differential signaling (LVDS) in order to reduce the number of interface lines, thus allowing for high system integration density. The serial LVDS interface is two-wire, where each ADC data are serialized and output over two LVDS pairs. An internal phase-locked loop (PLL) multiplies the incoming ADC sampling clock to derive the bit clock that is used to serialize the 14-bit output data from each channel. In addition to the serial data streams, the frame and bit clocks are also transmitted as LVDS outputs.